JTAG ID= 0x1b98102f. This is a K2H/K2K device, version variant = 1
DEVSTAT= 0x02060ee1. little endian, no boot or I2C slave boot, boot master is ARM core, PLL configuration implies the input clock for core is 122.88MHz
SmartReflex VID= 46, required core voltage= 0.995V.
Die ID= 0x0c011004, 0x04010235, 0x00000000, 0x60ba0001
DSP speed grade = 1200MHz, ARM speed grade= 1200MHz
Enable IRQ and FIQ.
Enable Exception handling...
Initialize main core clock = 122.88MHz/4x39 = 1198MHz
Initialize ARM clock = 125.00MHz/5x48 = 1200MHz
DDR3A initialization
Initialize DDR data rate = 100.000/1*20/6*4= 1333.3 MTS, bus width = 64 bits.

SPI port 0 internal loopback test at 66MHz...
SPI loopback test passed with data pattern 0x0. Throughput= 30Mbps
SPI loopback test passed with data pattern 0xffff. Throughput= 30Mbps
SPI loopback test passed with data pattern 0x5555. Throughput= 30Mbps
SPI0 interrupt test: manually generate RX overrun error...
SPI0 receive buffer overrun interrupt happened at 42082233

SPI port 1 internal loopback test at 66MHz...
SPI loopback test passed with data pattern 0x0. Throughput= 30Mbps
SPI loopback test passed with data pattern 0xffff. Throughput= 30Mbps
SPI loopback test passed with data pattern 0x5555. Throughput= 30Mbps
SPI1 interrupt test: manually generate RX overrun error...
SPI1 receive buffer overrun interrupt happened at 195537569

SPI port 2 internal loopback test at 66MHz...
SPI loopback test passed with data pattern 0x0. Throughput= 30Mbps
SPI loopback test passed with data pattern 0xffff. Throughput= 30Mbps
SPI loopback test passed with data pattern 0x5555. Throughput= 30Mbps
SPI2 interrupt test: manually generate RX overrun error...
SPI2 receive buffer overrun interrupt happened at 348993931

SPI port 0 EDMA test at 66MHz...
SPI0 EDMA loopback test passed. Throughput= 46Mbps

SPI port 1 EDMA test at 66MHz...
SPI1 EDMA loopback test passed. Throughput= 46Mbps

SPI port 2 EDMA test at 66MHz...
SPI2 EDMA loopback test passed. Throughput= 46Mbps

SPI port 0 NOR_FLASH test at 54MHz...
Read SPI NOR FLASH ID = 0x20 0xbb 0x18
Save data from 0xf80000 to 0xfc0000.
Passed SPI_NOR_FLASH Fill Test from 0xf80000 to 0xfc0000 with pattern 0x       0
Passed SPI_NOR_FLASH Fill Test from 0xf80000 to 0xfc0000 with pattern 0xaaaaaaaa
Passed SPI_NOR_FLASH Address Test from 0xf80000 to 0xfc0000
Restore data from 0xf80000 to 0xfc0000.
Save data from 0xfc0000 to 0x1000000.
Passed SPI_NOR_FLASH Fill Test from 0xfc0000 to 0x1000000 with pattern 0x       0
Passed SPI_NOR_FLASH Fill Test from 0xfc0000 to 0x1000000 with pattern 0xaaaaaaaa
Passed SPI_NOR_FLASH Address Test from 0xfc0000 to 0x1000000
Restore data from 0xfc0000 to 0x1000000.
SPI test complete at 34334900813 cycle
