

# DDR V<sub>TT</sub> Power Solutions: A Competitive Analysis

Qian Chen

### ABSTRACT

This application report describes the series stub termination logic (SSTL) and tracking termination voltage ( $V_{TT}$ ) in DDR applications. It analyzes and compares the power loss and voltage deviation of passive and active  $V_{TT}$  terminations, and highlights the advantages of active termination.

### Contents

|   | Introduction                                            |   |
|---|---------------------------------------------------------|---|
| 2 | Series Stub Termination Logic (SSTL) Used in DDR Design | 2 |
| 3 | Power Dissipation of Passive Termination                | 2 |
|   | Passive Termination vs. Active Termination              |   |
| 5 | $V_{\tau\tau}$ Power Solution Offered By TI             | 5 |
| 6 | Summary                                                 | 5 |
| 7 | References                                              | 5 |
|   |                                                         |   |

### List of Figures

| 1 | Series Stub Termination Logic (SSTL)   | 2 |
|---|----------------------------------------|---|
| 2 | High Bit Line With Passive Termination | 3 |
| 3 | Low Bit Line With Passive Termination  | 3 |

### List of Tables

| 1 | DC Input Logic Levels of SSTL_18                              | 2 |
|---|---------------------------------------------------------------|---|
| 2 | Power Loss of Passive Termination                             | 4 |
| 3 | Comparison Between Passive Termination and Active Termination | 4 |
| 4 | TI $V_{\tau\tau}$ Power Solutions                             | 5 |

### Trademarks

All trademarks are the property of their respective owners.

# 1 Introduction

Double data rate (DDR) memory is the most popular type of dynamic RAM (DRAM). Computer, laptop, servers, and other electronic devices use DDR memory.

DDR memory power requires two power rails:  $V_{DDQ}$  (drain-to-drain core voltage) and  $V_{TT}$ . Typically the switching power supply provides power to the  $V_{DDQ}$  rail because of the high current requirement. Depending on the current requirement, the  $V_{TT}$  rail can be powered by either passive termination or by active termination. This application report explains how  $V_{DDQ}$  and  $V_{TT}$  provide power for DDR memory. It analyzes and compares the power loss and voltage deviation of two types of  $V_{TT}$  terminations, summarizes the advantages of active termination. This application report also describes some  $V_{TT}$  power solutions offered by Texas Instruments.



# 2 Series Stub Termination Logic (SSTL) Used in DDR Design

Figure 1 shows the series stub termination logicl (SSTL) used in DDR design. It uses one series resistor ( $R_s$ ) connected from the output buffer (driver) to the memory (receiver) and one termination resistor ( $R_T$ ) connected to the termination rail ( $V_{TT}$ ). The typical  $V_{TT}$  voltage and  $V_{REF}$  are equal to  $V_{DDQ}/2$ .

When the output buffer is in a high state, the Q1 switch is on and Q2 switch is off. Also, the current flows from  $V_{DDQ}$  to  $V_{TT}$  through resistors  $R_S$  and  $R_T$ . Because the  $V_{TT}$  termination then sinks the current, the receiver input voltage ( $V_{IN}$ ) is higher than  $V_{REF}$ . When the output buffer is in a low state, Q1 is off and Q2 is on, the current flows from  $V_{TT}$  to ground thru  $R_T$  and  $R_S$ ,  $V_{TT}$  termination sources current, consequently  $V_{IN}$  is lower than  $V_{REF}$ .



Figure 1. Series Stub Termination Logic (SSTL)

To avoid a data read/write error, the value of V<sub>IN</sub> must be within the specification window. For example for SSTL\_18 (DDR2), V<sub>IN</sub> must be higher than V<sub>REF</sub> + 125 mV in order for receiver to interpret the high bit signal correctly. V<sub>IN</sub> must be lower than (V<sub>REF</sub> - 125 mV) in order for the receiver to interpret the low bit signal correctly. If the value of V<sub>IN</sub> is outside of the specification window, a data read/write error may occur.

| SYMBOL              | PARAMETER           | MIN                       | MAX                       |  |
|---------------------|---------------------|---------------------------|---------------------------|--|
| V <sub>IH(dc)</sub> | dc input logic high | V <sub>REF</sub> + 125 mV | V <sub>DDQ</sub> + 300 mV |  |
| V <sub>IL(dc)</sub> | dc input logic low  | –300 mV                   | V <sub>REF</sub> - 125 mV |  |

# **3** Power Dissipation of Passive Termination

The simplified circuit shown in Figure 2 illustrates a high bit line of SSTL\_18 (DDR2) with passive termination. The simplified circuit shown in Figure 3 illustrates a low bit line with passive V<sub>TT</sub> termination. In these examples, V<sub>DDQ</sub> voltage is 1.8 V and V<sub>REF</sub> is 0.9 V. The on-resistance R<sub>ON</sub> of Q1 and Q2 and its typical value 20  $\Omega$  is used in the following calculation. The typical values of R<sub>s</sub> and R<sub>T</sub> are 20  $\Omega$  and 25  $\Omega$ , respectively. Two resistors (R<sub>p</sub>) with the same value act as passive termination.



#### www.ti.com



Figure 2. High Bit Line With Passive Termination



Figure 3. Low Bit Line With Passive Termination

In DDR memory, multiple bit lines share one  $V_{TT}$  voltage. The output buffer is either in a high state for the high bit or in a low state for the low bit. If the number of high bit lines and low bit lines is exactly equal, the  $V_{TT}$  sink current (current goes into termination) from high bit lines is equal to the source current (current goes out of termination) from low bit lines. As a result, the net  $V_{TT}$  current is zero. In this example, the  $V_{TT}$  voltage is exactly  $V_{DDQ}/2$ .

If the number of high bit lines and low bit lines are not equal (which is the typical case in the application) the  $V_{TT}$  voltage does not equal  $V_{DDQ}/2$ . The net  $V_{TT}$  current and the  $R_P$  resistor value determines the actual  $V_{TT}$  voltage.

Assuming the number of low bit lines is larger than that of high bit lines, the net  $V_{TT}$  current goes out of termination and  $V_{TT}$  voltage is lower than  $V_{DDQ}/2$ . Based on calculation, to make  $V_{IN}$  at high bit line higher than logic high threshold ( $V_{REF}$  + 125 mV = 1.025 V),  $V_{TT}$  voltage must be higher than 0.54 V.

For a DDR2 memory application with 32 data lines and 10 address lines, there are total 42 lines. Assuming  $V_{TT}$  termination sources current and the  $V_{TT}$  voltage is 0.54 V, use Table 2 to determine the required  $R_P$  resistor value and the total power loss on two resistors. As calculated, if all lines are low bit, this application requires two 2.07- $\Omega$  resistors. These resistors yield a total power loss of 0.91 W. In order to make the  $V_{TT}$  voltage higher than 0.54 V (for the purpose of increasing the margin), the  $R_P$  resistor value must be smaller and the power loss on two resistors increases.

www.ti.com

| BIT LINE QUANTITY |          |      |                    |                       |
|-------------------|----------|------|--------------------|-----------------------|
| HIGH              | HIGH LOW |      | R <sub>P</sub> (Ω) | P <sub>LOSS</sub> (W) |
| 0                 | 42       | 0.35 | 2.07               | 0.91                  |
| 1                 | 41       | 0.32 | 2.24               | 0.84                  |
| 2                 | 40       | 0.29 | 2.46               | 0.77                  |
| 3                 | 39       | 0.27 | 2.71               | 0.69                  |
| 4                 | 38       | 0.24 | 3.03               | 0.62                  |
| 5                 | 37       | 0.21 | 3.43               | 0.55                  |
| 6                 | 36       | 0.18 | 3.95               | 0.48                  |
| 7                 | 35       | 0.15 | 4.65               | 0.40                  |
| 8                 | 34       | 0.13 | 5.67               | 0.33                  |
| 9                 | 33       | 0.10 | 7.25               | 0.26                  |
| 10                | 32       | 0.07 | 10.06              | 0.19                  |
| 11                | 31       | 0.04 | 16.40              | 0.11                  |
| 12                | 30       | 0.02 | 44.44              | 0.04                  |

### Table 2. Power Loss of Passive Termination

# 4 Passive Termination vs. Active Termination

Compared to passive termination operation, active termination operation offers a smaller amount of  $V_{TT}$  voltage deviation and lower power loss. Using the TPS51200 device as an example, the voltage deviation is below 25 mV when the  $V_{TT}$  current is 2 A.

Table 3 compares passive termination and active terminations in DDR2 applications. In this table, two 2- $\Omega$  resistors act as passive termination. The TPS51200 device is used as active termination. Because the V<sub>TT</sub> voltage with active termination is very close to 0.9 V, use 0.9 V to calculate across the current range. This table lists the V<sub>TT</sub> voltage deviation and power loss of two types of terminations at different V<sub>TT</sub> current conditions.

As the calculations listed in Table 3 shows, the V<sub>TT</sub> voltage during passive termination operation drops significantly when the current increases. When the current level is 0.35 A, the V<sub>TT</sub> voltage drops from 0.9 V to 0.55 V. If the current is higher than 0.35 A, V<sub>TT</sub> voltage drops below 0.54 V, and the V<sub>IN</sub> voltage in a high-bit line no longer remains within the specification window. As a result of this change, a read/write error may occur.

| V <sub>TT</sub> Source | PASSIVE TERMINATION   |                          | ACTIVE TERMINATION    |                          |  |
|------------------------|-----------------------|--------------------------|-----------------------|--------------------------|--|
| Current<br>(A)         | ν <sub>π</sub><br>(V) | P <sub>LOSS</sub><br>(W) | ν <sub>π</sub><br>(V) | P <sub>LOSS</sub><br>(W) |  |
| 0.00                   | 0.90                  | 0.81                     | 0.9                   | 0                        |  |
| 0.05                   | 0.85                  | 0.81                     | 0.9                   | 0.045                    |  |
| 0.10                   | 0.80                  | 0.82                     | 0.9                   | 0.09                     |  |
| 0.15                   | 0.75                  | 0.83                     | 0.9                   | 0.135                    |  |
| 0.20                   | 0.70                  | 0.85                     | 0.9                   | 0.18                     |  |
| 0.25                   | 0.65                  | 0.87                     | 0.9                   | 0.225                    |  |
| 0.30                   | 0.60                  | 0.90                     | 0.9                   | 0.27                     |  |
| 0.35                   | 0.55                  | 0.93                     | 0.9                   | 0.315                    |  |

# Table 3. Comparison Between Passive Termination and Active Termination

In addition to the smaller voltage deviation, the power loss during active termination operation is much lower than that during passive termination operation. When  $V_{TT}$  current is 0 A, the power loss during active termination operation is nearly 0 W, whereas it is 0.81 W during passive termination operation. The effect of this difference is that passive termination consumes much more power than active termination when  $V_{TT}$  current is very small in standby mode. When  $V_{TT}$  current is 0.35 A, the power loss of active termination is 0.315 W. This amount of power loss is only one-third of 0.93-W power loss of passive termination.

### www.ti.com

Use similar calculations to determine DDR3, DDR3L and DDR4 application comparisons.

# 5 $V_{\tau\tau}$ Power Solution Offered By TI

Because of the advantages of small voltage deviation and low power loss, most DDR applications now use active  $V_{TT}$  terminations. Table 4 lists the  $V_{TT}$  power solutions offered by TI. Both the TPS51206 device and the TPS51200 device are sink/source LDO regulators requiring small output capacitance and minimum external components count. The TPS51206 device supports 2 A and the TPS51200 supports 3 A. The TPS53317A is a 6-A switching regulator which is suitable for high-current applications.

TI also provides  $V_{DDQ}$  and  $V_{TT}$  integrated power solutions such as the TPS51116 and TPS51916 devices. See the TI website and device data sheets for more information.

| DEVICE               | TPS51200,<br>TPS51200-Q1                    | TPS51206                               | LP2996     | LP2997     | LP2998,<br>LP2998-Q1      | TPS53317A                                  |
|----------------------|---------------------------------------------|----------------------------------------|------------|------------|---------------------------|--------------------------------------------|
| MEMORY TYPE          | DDR, DDR2,<br>DDR3, DDR3L,<br>LPDDR3, DDR4, | DDR2, DDR3,<br>DDR3L,<br>LPDDR3, DDR4, | DDR, DDR2  | DDR2       | DDR, DDR2,<br>DDR3, DDR3L | DDR, DDR2,<br>DDR3, DDR3L,<br>LPDDR3, DDR4 |
| I <sub>OUT</sub> (A) | 3                                           | 2                                      | 1.5        | 0.5        | 1.5                       | 6                                          |
| V <sub>IN</sub> (V)  | 1.1 to 3.5                                  | 1 to 3.5                               | 1.8 to 5.5 | 1.8 to 5.5 | 1.35 to 5.5               | 0.9 to 6                                   |

Table 4. TI V<sub>TT</sub> Power Solutions

### 6 Summary

In a passive termination application, a low-value resistor helps to reduce  $V_{TT}$  voltage deviation and helps avoid read/write error, but results in high power loss. A high-value resistor helps to reduce power loss but it increases the chance of bit errors.

Compared to passive termination, the active termination solution brings much lower power loss and smaller  $V_{TT}$  voltage deviation, hence, improves data read/write accuracy and integrity.

Because an application typically converts  $V_{TT}$  power from  $V_{DDQ}$  power, the active  $V_{TT}$  termination demands a lower amount of current from the  $V_{DDQ}$  rail. Therefore, the  $V_{DDQ}$  current rating can be reduced when the application uses active termination.

# 7 References

- 1. Jim Aliberti, "How To Match The DDR Memory Power Solution To The Application," Texas Instruments, 2013
- 2. Peter James Miller, "Powering DDR Memory and SSTL," Texas Instruments, 2011
- 3. JEDEC Standard, JESD8-15A
- 4. TPS51200 datasheet

### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated