

# DS100DF400 Low Power 10GbE Quad Channel Retimer

Check for Samples: DS100DF400

# **FEATURES**

- Each channel independently locks to 10.3125 Gbps
- Lock operation (typically under 15 ms)
- Low latency (~300 ps)
- Adaptive equalization up to 34 dB boost at 5 GHz
- Adjustable transmit V<sub>OD</sub> : 600 to 1300 mVp-p .
- Adjustable transmit de-emphasis to -12 dB
- Typical Power Dissipation (EQ+DFE+CDR+DE): 180 mW / channel
- Programmable output polarity inversion
- Input signal detection, CDR lock detection/indicator
- **On-chip Eye Monitor (EOM)**
- Single 2.5 V ±5% power supply
- SMBus/EEPROM configuration modes
- Operating temperature range of -40 to 85°C
- RHS 48-pin, 7 mm x 7 mm package
- Easy pin compatible upgrade between repeater and retimers
  - DS100RT410 (EQ+CDR+DE): 10.3125 Gbps
  - DS100DF400 (EQ+DFE+CDR+DE): 10.3125 Gbps
  - DS110RT410 (EQ+CDR+DE): 8.5 11.3 Gbps
  - DS110DF410 (EQ+DFE+CDR+DE): 8.5 11.3 Gbps
  - DS125RT410 (EQ+CDR+DE): 9.8 12.5 Gbps
  - DS125DF410 (EQ+DFE+CDR+DE): 9.8 12.5 Gbps
  - DS100BR410 (EQ+DE): Up to 10.3125 Gbps

# APPLICATIONS

- Front port SFF 8431 (SFP+) optical and direct attach copper
- Backplane reach extension, data retimer
- Ethernet: 10GbE, 1GbE

For other data rates and data transmission protocols, other pin-compatible devices in the retimer family can be used.

# DESCRIPTION

The DS100DF400 is four channel retimers with integrated signal conditioning. Each channel can independently lock to 10.3125 Gbps data rate to support 10GbE. The device includes a fully adaptive Continuous-Time Linear Equalizer (CTLE), Clock and Data Recovery (CDR) and transmit De-Emphasis (DE) driver. The DS100DF400 also includes a self calibrating 5-tap Decision Feedback Equalizer (DFE) to enable data transmission over long, lossy and crosstalk-impaired highspeed serial links to achieve  $BER < 1 \times 10^{-15}$ .

The programmable settings can be applied easily using the SMBus (I2C) interface, or they can be loaded via an external EEPROM. An on-chip eye monitor allows real-time measurement of high-speed serial data for system bring-up or field tuning. Flowthrough pinout and single power supply make the DS100DF400 easy to use.

The device is offered in a RHS 48-pin, 7 mm x 7 mm package with flow-through pinout for the high speed signals.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

Texas Instruments

SNLS471-SEPTEMBER 2013

www.ti.com





#### nantian Diannana

SNLS471-SEPTEMBER 2013



**Texas** NSTRUMENTS

SNLS471-SEPTEMBER 2013

#### www.ti.com

|                                      |                      |                                  | Pin Descriptions                                                                                                                                                                                             |
|--------------------------------------|----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                             | Pin #                | I/O, Type <sup>(1)</sup>         | Description                                                                                                                                                                                                  |
| HIGH-SPEED DIFFE                     | RENTIAL I/O          |                                  |                                                                                                                                                                                                              |
| RXP0<br>RXN0                         | 1<br>2               | I, CML                           | Inverting and non-inverting CML-compatible differential inputs to the equalizer. Nominal differential input impedance = $100\Omega$ .                                                                        |
| RXP1<br>RXN1                         | 4<br>5               | I, CML                           | Inverting and non-inverting CML-compatible differential inputs to the equalizer. Nominal differential input impedance = $100\Omega$ .                                                                        |
| RXP2<br>RXN2                         | 8<br>9               | I, CML                           | Inverting and non-inverting CML-compatible differential inputs to the equalizer. Nominal differential input impedance = $100\Omega$ .                                                                        |
| RXP3<br>RXN3                         | 11<br>12             | I, CML                           | Inverting and non-inverting CML-compatible differential inputs to the equalizer. Nominal differential input impedance = $100\Omega$ .                                                                        |
| TXP0<br>TXN0                         | 36<br>35             | O, CML                           | Inverting and non-inverting CML-compatible differential outputs from the driver. Nominal differential output impedance = $100\Omega$ .                                                                       |
| TXP1<br>TXN1                         | 33<br>32             | O, CML                           | Inverting and non-inverting CML-compatible differential outputs from the driver. Nominal differential output impedance = $100\Omega$ .                                                                       |
| TXP2<br>TXN2                         | 29<br>28             | O, CML                           | Inverting and non-inverting CML-compatible differential outputs from the driver. Nominal differential output impedance = $100\Omega$ .                                                                       |
| TXP3<br>TXN3                         | 26<br>25             | O, CML                           | Inverting and non-inverting CML-compatible differential outputs from the driver. Nominal differential output impedance = $100\Omega$ .                                                                       |
| LOOP FILTER CON                      | NECTION PINS         | ŀ                                |                                                                                                                                                                                                              |
| LPF_CP_0<br>LPF_REF_0                | 47<br>48             | I/O, analog                      | Loop filter connection<br>Place a 22 nF $\pm$ 10% Capacitor between LPF_CP_0 and LPF_REF_0                                                                                                                   |
| LPF_CP_1<br>LPF_REF_1                | 38<br>37             | I/O, analog                      | Loop filter connection<br>Place a 22 nF $\pm$ 10% Capacitor between LPF_CP_1 and LPF_REF_1                                                                                                                   |
| LPF_CP_2<br>LPF_REF_2                | 23<br>24             | I/O, analog                      | Loop filter connection<br>Place a 22 nF $\pm$ 10% Capacitor between LPF_CP_2 and LPF_REF_2                                                                                                                   |
| LPF_CP_3<br>LPF_REF_3                | 14<br>13             | I/O, analog                      | Loop filter connection<br>Place a 22 nF $\pm$ 10% Capacitor between LPF_CP_3 and LPF_REF_3                                                                                                                   |
| REFERENCE CLOC                       | к ио                 |                                  |                                                                                                                                                                                                              |
| REFCLK_IN                            | 19                   | I, 2.5V analog                   | Input is 2.5 V, 25 MHz ± 100 ppm reference clock from external oscillator<br>No stringent phase noise requirement                                                                                            |
| REFCLK_OUT                           | 42                   | O, 2.5V analog                   | Output is 2.5 V, buffered replica of reference clock input for connecting multiple DS100DF400s on a board                                                                                                    |
| LOCK INDICATOR                       | PINS                 |                                  |                                                                                                                                                                                                              |
| LOCK_0<br>LOCK_1<br>LOCK_2<br>LOCK_3 | 45<br>40<br>21<br>16 | O, 2.5V<br>LVCMOS                | Output is 2.5 V, the pin is high when CDR lock is attained on the corresponding channel<br>Note that these pins are shared with SMBus address strap input functions read at startup.                         |
| SMBus MASTER M                       | ODE PINS             |                                  |                                                                                                                                                                                                              |
| ALL_DONE                             | 41                   | O, 2.5V<br>LVCMOS                | Output is 2.5 V, the pin goes low to indicate that the SMBus master EEPROM read has been completed.                                                                                                          |
| READ_EN                              | 44                   | I, 2.5V<br>LVCMOS                | Input is 2.5 V, a <u>transition</u> from high to low starts the load from the external EEPROM. The READ_EN pin must be tied low when in SMBus slave mode                                                     |
| INTERRUPT OUTPU                      | л                    |                                  |                                                                                                                                                                                                              |
| ĪNT                                  | 43                   | O, 3.3V<br>LVCMOS, Open<br>Drain | Used to signal horizontal or vertical eye opening out of tolerance, loss of signal detect, or CDR unlock<br>External $2K\Omega$ to $5K\Omega$ pull-up resistor is required.<br>Pin is 3.3 V LVCMOS tolerant. |
| SERIAL MANAGEM                       | ENT BUS (SMBus       | ) INTERFACE                      |                                                                                                                                                                                                              |
| EN_SMB                               | 20                   | I, 2.5V analog                   | Input is 2.5 V, selects SMBus master mode or SMBus slave mode<br>EN_SMB = High for slave mode<br>EN_ <u>SMB</u> = Float for master mode<br>Tie READ_EN pin low for SMBus slave mode. See Table 1             |

(1) Notes:

I = Input, O = Output and 2.5V LVCMOS pins are 2.5 V levels only. Only SMBus pins SDA and SDC and INT pin are 3.3 V tolerant. These three pins are open-drain and require external pull-up resistors.



# DS100DF400

SNLS471-SEPTEMBER 2013

| Pin Descriptions (continued)         |                              |                                    |                                                                                                                                                                                                                                                                                                                                     |  |
|--------------------------------------|------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Name                             | Pin #                        | I/O, Type <sup>(1)</sup>           | Description                                                                                                                                                                                                                                                                                                                         |  |
| SDA                                  | 18                           | I/O, 3.3V<br>LVCMOS, Open<br>Drain | Data Input / Open Drain Output<br>External $2K\Omega$ to $5K\Omega$ pull-up resistor is required.<br>Pin is 3.3 V LVCMOS tolerant.                                                                                                                                                                                                  |  |
| SDC                                  | 17                           | I/O, 3.3V<br>LVCMOS, Open<br>Drain | Clock Input / Open Drain Clock Output<br>External $2K\Omega$ to $5K\Omega$ pull-up resistor is required.<br>Pin is 3.3 V LVCMOS tolerant.                                                                                                                                                                                           |  |
| ADDR_0<br>ADDR_1<br>ADDR_2<br>ADDR_3 | 45<br>40<br>21<br>16         | I, 2.5V<br>LVCMOS                  | Input is 2.5 V, the ADDR_[3:0] pins set the SMBus address for the retimer.<br>These pins are strap inputs. Their state is read on power-up to set the SMBus address in SMBus control mode.<br>High = 1K $\Omega$ to VDD, Low = 1K $\Omega$ to GND<br>Note that these pins are shared with the lock indicator functions. See Table 2 |  |
| POWER                                |                              | +                                  |                                                                                                                                                                                                                                                                                                                                     |  |
| V <sub>DD</sub>                      | 3, 6, 7,<br>10, 15, 46       | Power                              | $V_{DD} = 2.5 V \pm 5\%$                                                                                                                                                                                                                                                                                                            |  |
| GND                                  | 22, 27,<br>30, 31,<br>34, 39 | Power                              | Ground reference.                                                                                                                                                                                                                                                                                                                   |  |
| DAP                                  | PAD                          | Power                              | Ground reference. The exposed pad at the center of the package must be<br>connected to ground plane of the board with at least 4 vias to lower the ground<br>impedance and improve the thermal performance of the package.                                                                                                          |  |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)

| Supply Voltage (V <sub>DD</sub> )                                            |                                                         | -0.5V to +2.75V |
|------------------------------------------------------------------------------|---------------------------------------------------------|-----------------|
| 2.5 I/O Voltage<br>(LVCMOS and Analog)                                       |                                                         | -0.5V to +2.75V |
| 3.3 LVCMOS I/O Voltag<br>(SDA, SDC, INT)                                     | e                                                       | -0.5V to +4.0V  |
| Signal Input Voltage (R)                                                     | (Pn, RXNn)                                              | -0.5V to +2.75V |
| Signal Output Voltage (1                                                     | TXPn, TXNn)                                             | -0.5V to +2.75V |
| Junction Temperature                                                         |                                                         | +150°C          |
| Storage Temperature                                                          |                                                         | -65°C to +150°C |
| ESD Rating                                                                   | HBM, STD - JESD22-A114F                                 | ≥6 kV           |
|                                                                              | MM, STD - JESD22-A115-A                                 | ≥250 V          |
|                                                                              | CDM, STD - JESD22-C101-D                                | ≥1250 V         |
| Thermal Resistance<br>θ <sub>JA</sub> , No Airflow,<br>4 layer JEDEC, 9 ther | rmal vias                                               | 26.1 °C/W       |
| For soldering specification                                                  | ons: see http://www.ti.com/lit/an/snoa549c/snoa549c.pdf |                 |

(1) "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied.

# **Recommended Operating Conditions**<sup>(1)</sup>

|                                         | Min   | Тур | Max   | Units |
|-----------------------------------------|-------|-----|-------|-------|
| Supply Voltage (V <sub>DD</sub> to GND) | 2.375 | 2.5 | 2.625 | V     |
| Ambient Temperature                     | -40   | 25  | +85   | °C    |

(1) The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated outside these conditions.



#### SNLS471-SEPTEMBER 2013

# **Electrical Characteristics**

Over recommended operating supply and temperature ranges with default register settings unless otherwise specified. <sup>(1)</sup>

| Symbol                | Parameter                                                 | Conditions                                                                                      | Min  | Тур  | Max             | Units             |
|-----------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|-----------------|-------------------|
| POWER                 |                                                           |                                                                                                 |      |      |                 |                   |
| PD                    | Power Supply Consumption                                  | Average Power Consumption <sup>(2)</sup>                                                        |      | 720  |                 | mW                |
|                       |                                                           | Max Transient Power Supply Current <sup>(3)</sup>                                               |      | 500  | 610             | mA                |
| NT <sub>PS</sub>      | Supply Noise Tolerance (4)                                | 50 Hz to 100 Hz                                                                                 |      | 100  |                 | mV <sub>P-F</sub> |
|                       |                                                           | 100 Hz to 10 MHz                                                                                |      | 40   |                 | mV <sub>P-F</sub> |
|                       |                                                           | 10 MHz to 5.0 GHz                                                                               |      | 10   |                 | mV <sub>P-F</sub> |
| 2.5V LVCMO            | S DC SPECIFICATIONS                                       | •                                                                                               |      |      |                 |                   |
| V <sub>IH</sub>       | High Level Input Voltage                                  |                                                                                                 | 1.75 |      | V <sub>DD</sub> | V                 |
| V <sub>IL</sub>       | Low Level Input Voltage                                   |                                                                                                 | GND  |      | 0.7             | V                 |
| V <sub>OH</sub>       | High Level Output Voltage                                 | I <sub>OH</sub> = -3mA                                                                          | 2.0  |      |                 | V                 |
| V <sub>OL</sub>       | Low Level Output Voltage                                  | I <sub>OL</sub> = 3mA                                                                           |      |      | 0.4             | V                 |
| I <sub>IN</sub>       | Input Leakage Current                                     | V <sub>IN</sub> = V <sub>DD</sub>                                                               |      |      | +10             | μA                |
|                       |                                                           | V <sub>IN</sub> = GND                                                                           | -10  |      |                 | μA                |
| I <sub>IH</sub>       | Input High Current (EN_SMB pin)                           | $V_{IN} = V_{DD}$                                                                               |      | +55  |                 | μA                |
| IIL                   | Input Low Current (EN_SMB pin)                            | V <sub>IN</sub> = GND                                                                           |      | -110 |                 | μA                |
| 3.3 V LVCMC           | S DC SPECIFICATIONS (SDA, SDC,                            | NT)                                                                                             |      |      |                 | 1                 |
| V <sub>IH</sub>       | High Level Input Voltage                                  | V <sub>DD</sub> = 2.5 V                                                                         | 1.75 |      | 3.6             | V                 |
| V <sub>IL</sub>       | Low Level Input Voltage                                   | V <sub>DD</sub> = 2.5 V                                                                         | GND  |      | 0.7             | V                 |
| V <sub>OL</sub>       | Low Level Output Voltage                                  | I <sub>PULLUP</sub> = 3mA                                                                       |      |      | 0.4             | V                 |
| I <sub>IH</sub>       | Input High Current                                        | V <sub>IN</sub> = 3.6 V, V <sub>DD</sub> = 2.5 V                                                | +20  |      | +40             | μA                |
| IIL                   | Input Low Current                                         | $V_{IN} = GND, V_{DD} = 2.5 V$                                                                  | -10  |      | +10             | μA                |
| f <sub>SDC</sub>      | SMBus clock rate                                          |                                                                                                 | 10   |      | 400             | KHz               |
| DATA BIT RA           | ATES                                                      |                                                                                                 |      |      |                 | 1                 |
| R <sub>B</sub>        | Bit Rate Range                                            | 10.3125 Gbps Ethernet                                                                           | 10.1 |      | 10.6            | Gbps              |
|                       |                                                           | 1.25 Gbps Ethernet                                                                              | 1.2  |      | 1.3             | Gbps              |
| SIGNAL DET            | ЕСТ                                                       |                                                                                                 |      |      |                 |                   |
| SDH                   | Signal Detect ON Threshold Level                          | Default differential input signal level<br>to assert signal detect, 10.3125<br>Gbps, PRBS-31    |      | 70   |                 | mV <sub>p-p</sub> |
| SDL                   | Signal Detect OFF Threshold Level                         | Default differential input signal level<br>to de-assert signal detect, 10.3125<br>Gbps, PRBS-31 |      | 10   |                 | mV <sub>p-p</sub> |
| RECEIVER IN           | NPUTS (RXPn, RXNn)                                        |                                                                                                 |      |      |                 |                   |
| V <sub>TX2, min</sub> | Minimum Source Transmit Launch<br>Signal Level (IN, diff) | See <sup>(5)</sup>                                                                              |      | 600  |                 | mV <sub>P-F</sub> |
| V <sub>TX2, max</sub> | Maximum Source Transmit Launch<br>Signal Level (IN, diff) | See <sup>(5)</sup>                                                                              |      | 1000 |                 | mV <sub>P-F</sub> |
| V <sub>TX1, max</sub> | Maximum Source Transmit Launch<br>Signal Level (IN, diff) | See <sup>(6)</sup>                                                                              |      | 1200 |                 | mV <sub>P-F</sub> |

(1) Typical values represent most likely parametric norms at  $V_{DD}$  = 2.5V,  $T_A$  = 25°C., and at the Recommended Operation Conditions at the time of product characterization.

 $V_{DD}$ = 2.5V,  $T_A$  = 25°C. All four channels active and locked. DFE powered-up and enabled. (2)

Maximum power supply current during lock acquisition. All four channels active, all four channels unlocked, all registers at default (3) settings.

Allowed supply noise ( $mV_{P-P}$  sine wave) under typical conditions. (4)

Differential signal amplitude at the transmitter output providing  $< 1 \times 10^{-12}$  bit error rate. Measured at 10.3125 Gbps with a PRBS-31 data (5) pattern. Input transmission channel is 40-inch long FR-4 stripline, 4-mil trace width. Differential signal amplitude at the transmitter output providing <  $1x10^{-12}$  bit error rate. Measured at 10.3125 Gbps with a PRBS-31 data

(6) pattern. Input transmission channel is 30-inch long FR-4 stripline, 4-mil trace width.



#### www.ti.com

### **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges with default register settings unless otherwise specified. <sup>(1)</sup>

| Symbol                          | Parameter                                                             | Conditions                                                                                                                                                                                                                                                | Min  | Тур  | Max | Units             |
|---------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------------------|
| V <sub>TX0, max</sub>           | Maximum Source Transmit Launch<br>Signal Level (IN, diff)             | See <sup>(7)</sup>                                                                                                                                                                                                                                        |      | 1600 |     | mV <sub>P-P</sub> |
| L <sub>RI</sub>                 | Maximum Differential Input Return<br>Loss -  SDD11                    | 100 MHz – 6 GHz <sup>(8)</sup>                                                                                                                                                                                                                            |      | -15  |     | dB                |
| Z <sub>D</sub>                  | Differential Input Impedance                                          | 100 MHz – 6 GHz                                                                                                                                                                                                                                           |      | 100  |     | Ω                 |
| Z <sub>S</sub>                  | Single-ended Input Impedance                                          | 100 MHz – 6 GHz                                                                                                                                                                                                                                           |      | 50   |     | Ω                 |
| DRIVER OUT                      | PUTS (TXPn, TXNn)                                                     |                                                                                                                                                                                                                                                           |      |      |     |                   |
| V <sub>OD0</sub>                | Differential output voltage                                           | Differential measurement with<br>OUT+ and OUT- terminated by<br>$50\Omega$ to GND, AC-Coupled,<br>SMBus register VOD control<br>(Register 0x2d bits 2:0) set to 0,<br>minimum VOD<br>De-emphasis control set to<br>minimum (0 dB)                         | 400  |      | 675 | mV <sub>P-P</sub> |
| V <sub>OD7</sub>                | Differential output voltage                                           | Differential measurement with<br>OUT+ and OUT- terminated by<br>$50\Omega$ to GND, AC-Coupled<br>SMBus register VOD control<br>(Register 0x2d bits 2:0) set to 7,<br>maximum VOD<br>De-emphasis control set to<br>minimum (0 dB)                          | 1000 |      |     | mV <sub>P-P</sub> |
| V <sub>OD_DE</sub>              | De-emphasis level <sup>(9)</sup>                                      | Differential measurement with<br>OUT+ and OUT- terminated by<br>50Ω to GND, AC-Coupled<br>Set by SMBus register control to<br>maximum de-emphasis setting<br>Relative to the nominal 0 dB de-<br>emphasis level set at the minimum<br>de-emphasis setting |      | -12  |     | dB                |
| t <sub>R</sub> , t <sub>F</sub> | Transition time (rise and fall times) <sup>(9)</sup> ( <sup>10)</sup> | Transition time control = Full Slew<br>Rate                                                                                                                                                                                                               |      | 39   |     | ps                |
|                                 |                                                                       | Transition time control = Limited Slew Rate                                                                                                                                                                                                               |      | 50   |     | ps                |
| L <sub>RO</sub>                 | Maximum Differential Output<br>Return Loss -  SDD22                   | 100 MHz – 6 GHz <sup>(8)</sup>                                                                                                                                                                                                                            |      | -15  |     | dB                |
| t <sub>DP</sub>                 | Propagation Delay                                                     | Retimed data <sup>(11)</sup>                                                                                                                                                                                                                              |      | 300  |     | ps                |
| T <sub>DE</sub>                 | De-emphasis pulse duration <sup>(12)</sup>                            | Measured at $V_{OD}$ = 1000 mV <sub>P-P</sub> ,<br>de-emphasis setting = -12 dB                                                                                                                                                                           |      | 75   |     | ps                |
| TJ                              | Output total jitter                                                   | Measured at BER = $10^{-12(13)}$                                                                                                                                                                                                                          |      | 10   |     | ps                |
| T <sub>SKEW</sub>               | Intra Pair Skew                                                       | Difference in 50% crossing<br>between TXPn and TXNn for any<br>output                                                                                                                                                                                     |      | 3    |     | ps                |

(7) Differential signal amplitude at the transmitter output providing < 1x10<sup>-12</sup> bit error rate. Measured at 10.3125 Gbps with a PRBS-31 data pattern. No input transmission channel.

Measured with 10 MHz clock pattern output. (8)

(9) Measured with clock-like {11111 00000} pattern.
(10) Slew rate is controlled by SMBus register settings.

(11) Typical at 10.3125 Gbps bit rate.
(12) De-emphasis pulse width varies with V<sub>OD</sub> and de-emphasis settings.

(13) Typical with no output de-emphasis, minimum output transmission channel.



#### SNLS471-SEPTEMBER 2013

# **Electrical Characteristics (continued)**

Over recommended operating supply and temperature ranges with default register settings unless otherwise specified. <sup>(1)</sup>

| Symbol             | Parameter                                                                             | Conditions                          | Min | Тур | Max | Units |
|--------------------|---------------------------------------------------------------------------------------|-------------------------------------|-----|-----|-----|-------|
| CLOCK AND          | DATA RECOVERY                                                                         |                                     |     |     |     |       |
| BW <sub>PLL</sub>  | PLL Bandwidth<br>-3 dB                                                                | Measured at 10.3125 Gbps            |     | 5   |     | MHz   |
| J <sub>TOL</sub>   | Input sinusoidal jitter tolerance<br>10 kHz to 250 MHz sinusoidal jitter<br>frequency | Measured at BER = 10 <sup>-15</sup> |     | 0.6 |     | UI    |
| J <sub>TRANS</sub> | Jitter Transfer<br>Sinusoidal jitter at 10 MHz jitter<br>frequency                    | Measured at BER = 10 <sup>-15</sup> |     | -6  |     | dB    |
| T <sub>LOCK</sub>  | CDR Lock Time                                                                         | Measured at 10.3125 Gbps            |     | 15  |     | ms    |



#### SNLS471-SEPTEMBER 2013

# **FUNCTIONAL DESCRIPTION**

The DS100DF400 is a low-power 10GbE 4-channel retimer. Each of the four channels operates independently. Each channel includes a Continuous-Time Linear Equalizer (CTLE) which compensates for the presence of a dispersive transmission channel between the source and the DS100DF400's input.

Each channel of the DS100DF400 also includes a five-tap Decision Feedback Equalizer (DFE). This is a nonlinear, symbol-spaced adaptive equalizer which compensates for signal impairments that are not properly compensated by the CTLE. The DFE provides improved compensation for crosstalk and inter-symbol interference (ISI).

Each channel includes an independent Voltage-Controlled Oscillator (VCO) and Phase-Locked Loop (PLL) which produce a clean clock. The clean clock produced by the VCO and the PLL is phase-locked to the incoming data clock, but the high-frequency jitter on the incoming data is attenuated by the PLL, producing a clean clock with substantially reduced jitter. This clean clock is used to retime the incoming data, removing high-frequency jitter from the data stream and producing a data output signal with reduced jitter.

Each channel of the DS100DF400 features an output driver with settable differential output voltage and settable output de-emphasis. The output de-emphasis compensates for dispersion in the transmission channel at the output of the DS100DF400.

These three functions together make up the data path for the DS100DF400.



Figure 1. DS100DF400 Data Path Block Diagram — One of Four Channels

#### **Device Data Path Operation**

The data path operation of the DS100DF400 comprises three functional sections as shown in the data path block diagram of Figure 1. The three functional sections are as follows.

- Channel Equalization
- Clock and Data Recovery
- Output Driver



www.ti.com

### **Channel Equalization**

Physical transmission media such as traces on printed circuit boards (PCBs) or copper cables exhibit a low-pass frequency response characteristic. The magnitude of the high-frequency loss varies with the length of the transmission media and with the loss of the materials which comprise it. This differential high-frequency loss and the frequency-dependent group delay of the transmission media introduce inter-symbol interference in the high-speed broadband signals propagating through the transmission media.

The DS100DF400 applies a frequency-response equalization function to the incoming data stream. The equalization function reduces the effect of the frequency-dependent loss in the transmission media between the transmitter output and the input of the DS100DF400. The DS100DF400 includes a Continuous Time Linear Equalizer or CTLE. The CTLE is designed to provide a controlled-amount of high-frequency boost to the signal in the frequency domain to compensate for the frequency-dependent loss in the transmission media.

The CTLE is a four-stage variable boost high-gain amplifier with a quasi-high-pass characteristic. Each of the four stages can be set to provide various amounts of high-frequency boost with the overall transfer function of the CTLE set by the cascade of all four sections. The high-frequency boost of each CTLE stage is variable. The optimum boost for each stage is one that causes the transfer function magnitude of the transmission channel and the CTLE in cascade to be flat over a band of frequencies extending up to half the data rate which is commonly referred to as the "Nyquist" frequency. In normal operation, the DS100DF400 sets the boost of the CTLE automatically to approximate the optimum cascaded response.

In addition to the CTLE, the DS100DF400 includes a clock-based Decision-Feedback Equalizer or DFE. The DFE operates as a symbol-spaced, discrete-time, nonlinear analog filter which provides additional discrimination against signal impairments, both those arising from the dispersive transmission channel between the transmitter and the DS100DF400 and those arising from noise in the system and crosstalk between transmission channels. The DFE introduces an analog summing node between the CTLE output and the comparator, which makes the "decision" whether the current bit is a 1 or a 0. At this summing node scaled versions of the previous five decision results (bits) are added in an analog fashion to the input signal at the summing node, and the output of the summing node is the input to the comparator. This is a well-known type of discrete-time nonlinear adaptive filter.

The scaling or tap weight and the algebraic sign of each of the five taps of the DFE are variable. In normal operation the DS100DF400 sets the tap weights and polarities automatically to approximate the optimum noise-and crosstalk-free response.

#### Clock and Data Recovery

The DS100DF400 performs its clock and data recovery function by detecting the bit transitions in the incoming data stream and locking its internal VCO to the clock represented by the mean arrival times of these bit transitions. This process produces a recovered clock with jitter which is greatly reduced for jitter frequencies outside the bandwidth of the CDR Phase-Locked Loop (PLL). This is the primary benefit of using the DS100DF400 in a system. It significantly reduces the jitter present in the data stream, in effect resetting the jitter budget for the system.



### **Output Driver**

Once the input data has been retimed by the DS100DF400 to the recovered, cleaned, clock, it is output to the next device in the signal path using the output driver. The DS100DF400 is commonly used in applications where lossy transmission media exist both at the input and the output of the DS100DF400. The CTLE and the DFE compensate for lossy transmission media at the input to the DS100DF400. The output de-emphasis compensates for the lossy transmission media at the output of the DS100DF400.

When there is a transition in the output data stream, the output differential voltage reaches its configured maximum value within the configured rise/fall time of the output driver. Following this, the differential voltage rapidly falls off until it reaches the configured VOD level minus the configured de-emphasis level. This "predistortion" of the output signal accentuates the high-frequency components of the output signal at the expense of the low-frequency components. The pre-distorted signal, with its high-frequency components emphasized relative to its low-frequency components, travels down the dispersive transmission media at the output of the DS100DF400 with less inter-symbol interference than an undistorted signal would exhibit.

The output driver is capable of driving variable output voltages with variable amounts of analog de-emphasis. The output voltage and de-emphasis level can be configured by writing registers over the SMBus. The DS100DF400 cannot determine independently the appropriate output voltage or de-emphasis setting, so the user is responsible for configuring these parameters. They can be set for each channel independently.

An idealized transmit waveform with analog de-emphasis applied is shown in Figure 2.



Figure 2. Idealized De-Emphasis Waveform



# DEVICE CONFIGURATION INFORMATION

The DS100DF400 can be configured by the user to optimize its operation. The four channels can be optimized independently in SMBus master or SMBus slave mode. The operational settings available for user configuration include the following.

- CTLE boost setting
- DFE tap weight and polarity setting
- Driver output voltage
- Driver output de-emphasis
- Driver output rise/fall time

Configuration of the DS100DF400 is accomplished by writing the appropriate values into various device registers over the SMBus. This can either be done while the device is operating or upon initial power-up. When the DS100DF400 is operating it behaves like an SMBus slave device, and its register contents can be read or written over the SMBus. Optionally, when the DS100DF400 first powers up, it can behave like an SMBus master and read its register contents autonomously from an external EEPROM.

#### CTLE Boost Setting

The CTLE is a four-stage amplifier with an adjustable, quasi-high-pass transfer function on each stage. The overall frequency response of the CTLE is set by adjusting the boost of each stage independently. Each stage of the CTLE can be set to one of four boost settings. The amount of high-frequency boost supplied by each stage generally increases with increasing boost settings.

The CTLE can also be configured to adapt automatically to provide the optimum boost level for its input signal. Automatic adaptation of the CTLE only is the default mode of operation for the DS100DF400.

#### DFE Tap Weight and Polarity Setting

The DS100DF400 includes a five-tap decision-feedback equalizer (DFE) which operates on the signal at the output of the CTLE.

When the tap weights and polarities are properly set, the DFE approximates a matched filter for the input transmission channel frequency response as modified by the CTLE frequency response. The CTLE and the DFE work together to compensate for the input transmission channel response.

The DFE discriminates against input noise and random jitter as well as against crosstalk at the input to the DS100DF400. When the DFE tap weights and polarities are properly set the DS100DF400 CDR operates at an acceptable BER with more severe channel impairments than can be compensated with the CTLE alone.

It is possible to automatically or manually set the tap weights and polarities in the DS100DF400. Determining the correct tap weights manually is difficult and time-consuming. The DS100DF400 automatically adapts the DFE tap weights and polarities in normal operation. This automatic adaptation provides superior BER performance for noisy channels and channels subject to crosstalk aggressors.

The DFE is powered down by default. In order for the DFE tap weights and polarities to be applied to the input signal, bit 3 of register 0x1e, the dfe\_PD bit, should be set to 0 to power up the DFE. Also the adapt mode setting in register 0x31, bits[6:5] should be set to 2b'10 or 2b'11 so the device can automatically adapt the CTLE and DFE.

#### Driver Output Voltage

The differential output voltage of the DS100DF400 can be configured from a nominal setting of 600 mV peak-topeak differential to a nominal setting of 1.3 V peak-to-peak differential, depending upon the application. The driver output voltage as set is the typical peak-to-peak differential output voltage with no de-emphasis enabled.



#### **Driver Output De-Emphasis**

The output de-emphasis level of the DS100DF400 can be configured from a nominal setting of 0 dB to a nominal setting of -12 dB depending upon the application. Larger absolute values of the de-emphasis setting provide more pre-distortion of the output driver waveform, accentuating the high-frequency components of the output driver waveform relative to the low-frequency components. Greater values of de-emphasis can compensate for greater dispersion in the transmission media at the output of the DS100DF400. The output de-emphasis level as set is the typical value to which the output signal will settle following the de-emphasis pulse interval in dB relative to the output VOD.

#### Driver Output Rise/Fall Time

In some applications, a longer rise/fall time for the output signal is desired. This can reduce electromagnetic interference (EMI) generated by fast switching waveforms. This is necessary in some applications for regulatory compliance. In others, it can reduce the crosstalk in the system.

The DS100DF400 can be configured to operate with a nominal rise/fall time corresponding to the maximum slew rate of the output drivers into the load capacitance. Alternatively, the DS100DF400 can be configured to operate with a slightly greater rise/fall time if desired. For the typical specifications on rise/fall time, see Electrical Characteristics

#### Ref\_mode 0 Mode (reference clock not required)

The DS100DF400 can be used without using a reference clock and the input REFCLK\_IN pin can be open. When register 0x36, bits [5:4] are set to 2'b00, the device operates without using a reference clock at 10.3125 Gbps mode.

For 1GbE applications, it is required to bypass the CDR by setting the override bit 5 of register 0x09 to 1, and set the data mux bits [7:5] to 3'b000 of register 0x1E.

#### Ref\_mode 3 Mode (reference clock required)

When using ref\_mode 3, the device uses an external 25 MHz clock. This mode of operation is set in register 0x36 bits [5:4] = 2'b11 and is the default setting. In ref\_mode 3, the external reference clock is used to aid initial phase lock, and to determine when its VCO is properly phase-locked. An external oscillator should be used to generate a 2.5V, 25 MHz reference signal which is connected to the DS100DF400 on the reference clock input pin (pin 19). The DS100DF400 does not include a crystal oscillator circuit, so a stand-alone external oscillator is required.

The reference clock speeds up the initial phase lock acquisition. The DS100DF400 is set to phase lock to a known data rate, or a constrained set of known data rates, and the digital circuitry in the DS100DF400 preconfigures the VCO frequency. This enables the DS100DF400 phase-lock to the incoming signal very quickly.

The reference clock is used to calibrate the VCO coarse tuning. However, the reference clock is not synchronous to the data stream, and the quality of the reference clock does not affect the jitter on the output retimed data. The retimed data clock for each channel is synchronous to the VCO internal to that channel of the DS100DF400.

The phase noise of the reference clock is not critical. Any commercially-available 25 MHz oscillator can provide an acceptable reference clock. The reference clock can be daisy-chained from one retimer to another so that only one reference oscillator is required in a system.

#### False Lock Detector Setting

The register 0x2F, bit 1 is set to 1 by default, which disables the false lock detector. This bit must be set to 0 to enable the false lock detector function.

#### Reference Clock In

REFCLK\_IN pin 19 is for reference clock input. A 25 MHz oscillator should be connected to pin 19. See Electrical Characteristics for the requirements on the 25 MHz clock. The frequency of the reference clock should always be 25 MHz no matter what data rate or mode of operation is used.



www.ti.com

# **Reference Clock Out**

REFCLK\_OUT pin 42 is the reference clock output pin. The DS100DF400 drives a buffered replica of the 25 MHz reference clock input on this output pin. If there are multiple DS100DF400 in the system, the REFCLK\_OUT pin can be directly connected to the REFCLK\_IN pin of another DS100DF400 in a daisy chain connection. The other option is to connect the external 25 MHz oscillator to a clock fanout buffer to distribute the 25 MHz clock to each DS100DF400, which ensures there is a reference clock for the DS100DF400.

# INT

The INT line is an open-drain, 3.3V tolerant, LVCMOS active-low output. The INT lines from multiple DS100DF400s can be wired together and connected to an external controller.

The DS100DF400 generates an interrupt when it detects a loss of signal after previously detecting the presence of a signal, or when it detects loss of lock after previously detecting phase lock. These interrupts are always enabled. In addition, the Horizontal Eye Opening/Vertical Eye Opening (HEO/VEO) interrupt can be enabled using SMBus control for each channel independently. This interrupt is disabled by default. The thresholds for horizontal and vertical eye opening that will trigger the interrupt can be set using the SMBus control for each channel.

If any interrupt occurs, registers in the DS100DF400 latch in information about the event that caused the interrupt. This can then be read out by the controller over the SMBus.

### LOCK\_3, LOCK\_2, LOCK\_1, and LOCK\_0

Each channel of the DS100DF400 has an independent lock indication pin. These lock indication pins, LOCK\_3, LOCK\_2, LOCK\_1, and LOCK\_0, are pin 16, pin 21, pin 40, and pin 45 respectively. These pins are shared with the SMBus address strap lines. After the address values have been latched in on power-up, these lines revert to their lock indication function.

When the corresponding channel of the DS100DF400 is locked to the incoming data stream, the lock indication pin goes high. This pin can be used to drive an LED on the board, giving a visual indication of the lock status, or it can be connected to other circuitry which can interpret the lock status of the channel.

14 Submit Documentation Feedback



#### SNLS471-SEPTEMBER 2013

# **DEVICE CONFIGURATION MODES**

The DS100DF400 can be configured using two different methods.

- SMBus Master Configuration Mode
- SMBus Slave Configuration Mode

The configuration mode is selected by the state of the EN\_SMB pin (pin 20) when the DS100DF400 is poweredup. This pin should be either left floating or tied to the device  $V_{DD}$  through an optional 1K $\Omega$  resistor. The effect of each of these settings is shown in Table 1.

| EN_SMB Pin Setting | Configuration Mode | Description                                                              | READ_EN Pin                                                                |
|--------------------|--------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Float              | SMBus Master Mode  | Device reads its configuration<br>from an external EEPROM on<br>power-up | Pull low to initiate reading<br>configuration data from external<br>EEPROM |
| High (1)           | SMBus Slave Mode   | Device is configured over the SMBus by an external controller            | Tie low to enable proper address strapping on power-up                     |

#### Table 1. SMBus Enable Settings

#### SMBus Master Mode and SMBus Slave Mode

In SMBus master mode the DS100DF400 reads its initial configuration from an external EEPROM upon powerup. A description of the operation of this mode appears in a separate application note.

Some of the pins of the DS100DF400 perform the same functions in SMBus master and SMBus slave mode. Once the DS100DF400 has finished reading its initial configuration from the external EEPROM in SMBus master mode it reverts to SMBus slave mode and can be further configured by an external controller over the SMBus. Two device pins initiate reading the configuration from the external EEPROM and indicate when the configuration read is complete.

- ALL\_DONE
- READ\_EN

These pins are meant to work together. When the DS100DF400 is powered <u>up in SMBus</u> master mode, it reads its configuration from the external EEPROM. This is triggered when the READ\_EN pin\_goes low. When the DS100DF400 is finished reading its configuration from the external EEPROM, it drives its ALL\_DONE pin low. In this mode, as the name suggests, the DS100DF400 acts as an SMBus master during the time it is reading its configuration from the external EEPROM. After the DS100DF400 has finished reading its configuration from the EEPROM, it releases control of the SMBus and becomes a SMBus slave. In applications where there is more than one DS100DF400 on the same SMBus, bus contention can result if more than one DS100DF400 tries to take command of the SMBus as the SMBus master at the same time. The READ\_EN and ALL\_DONE pins prevent this bus contention.

In a system where the DS100DF400s are meant to operate in SMBus master mode, the READ\_EN pin of one retimer should be wired to the ALL\_DONE pin of the next. The system should be designed so that the READ\_EN pin of one (and only one) of the DS100DF400s in the system is driven low on power-up. This DS100DF400 will take command of the SMBus on power-up and will read its initial configuration from the external EEPROM. When it is finished reading its configuration, it will set its ALL\_DONE pin low. This pin should be connected to the READ\_EN pin of another DS100DF400. When this DS100DF400 senses its READ\_EN pin driven low, it will take command of the SMBus and read its initial configuration from the external EEPROM, after which it will set its ALL\_DONE pin low. By connecting the ALL\_DONE pin of each DS100DF400 to the READ\_EN pin of the next DS100DF400, each DS100DF400 can read its initial configuration from the EEPROM without causing bus contention.

For SMBus slave mode, the READ\_EN pin must be tied low. Do not leave it floating or tie it high.



www.ti.com

A connection diagram showing several DS100DF400s along with an external EEPROM and an external SMBus master is shown in Figure 3 below. The SMBus master must be prevented from trying to take control of the SMBus until the DS100DF400s have finished reading their initial configurations from the EEPROM.



Figure 3. Connection Diagram for Multiple DS100DF400s in SMBus Master Mode

In SMBus master mode after the DS100DF400 has finished reading its initial configuration from the external EEPROM it reverts to SMBus slave mode. In either mode the SMBus data and clock lines, SDA and SDC, are used. Also, in either mode, the SMBus address is latched in on the address strap lines on power-up. In SMBus slave mode, if the READ\_EN pin is not tied low, the DS100DF400 will not latch in the address on its address strap lines. It will instead latch in an SMBus write address of 0x30 regardless of the state of the address strap lines. This is a test feature. Obviously a system with <u>multiple retimers</u> cannot operate properly if all the retimers are responding to the same SMBus address. Tie the READ\_EN pin low when operating in SMBus slave mode to avoid this condition.

The DS100DF400 reads its SMBus address upon power-up from the SMBus address lines.



#### Address Lines <ADDR\_[3:0]>

DS100DF400

In either SMBus master or SMBus slave mode the DS100DF400 must be assigned an SMBus address. A unique address must be assigned to each device on the SMBus.

The SMBus address is latched into the DS100DF400 on power-up. The address is read in from the state of the <ADDR\_[3:0]> lines (pins 16, 21, 40, and 45 respectively) upon power-up. In either SMBus mode these address lines are input pins on power-up.

The DS100DF400 can be configured with any of 16 SMBus addresses. The SMBus addressing scheme uses the least-significant bit of the SMBus address as the Read/Write\_N address bit. When an SMBus device is addressed for writing, this bit is set to 0; for reading, to 1. Table 2 below shows the write address setting for the DS100DF400 versus the values latched in on the address lines at power-up.

The address byte sent by the SMBus master over the SMBus is always 8 bits long. The least-significant bit indicates whether the address is for a write operation, in which the master will output data to the SMBus to be read by the slave, or a read operation, in which the slave will output data to the SMBus to be read by the master. if the least-significant bit is a 0, the address is for a write operation. If it is a 1, the address is for a read operation. Accordingly, SMBus addresses are sometimes referred to as seven-bit addresses. To produce the write address for the SMBus, the seven-bit address is left-shifted by one bit. To produce the read address, it is left shifted by one bit and the least-significant bit is set to 1. Table 2 shows the seven-bit addresses corresponding to each set of address line values.

When the DS100DF400 is used in SMBus slave mode, the READ\_EN pin must be tied low. If it is tied high or floating, the DS100DF400 will not latch in its address from the address lines on power-up. When the READ\_EN pin is tied high in SMBus slave mode *i.e.* when the EN\_SMB pin (pin 20) is tied high, the DS100DF400 will revert to an SMBus write address of 0x30. This is a test feature. If there are multiple DS100DF400s on the same SMBus, they will all revert to an SMBus write address of 0x30, which can cause SMBus collisions and failure to access the DS100DF400s over the SMBus.

| ADDR_3 | ADDR_2 | ADDR_1 | ADDR_0 | SMBus Write<br>Address | Seven-bit SMBus<br>Address |
|--------|--------|--------|--------|------------------------|----------------------------|
| 0      | 0      | 0      | 0      | 0x30                   | 0x18                       |
| 0      | 0      | 0      | 1      | 0x32                   | 0x19                       |
| 0      | 0      | 1      | 0      | 0x34                   | 0x1a                       |
| 0      | 0      | 1      | 1      | 0x36                   | 0x1b                       |
| 0      | 1      | 0      | 0      | 0x38                   | 0x1c                       |
| 0      | 1      | 0      | 1      | 0x3a                   | 0x1d                       |
| 0      | 1      | 1      | 0      | 0x3c                   | 0x1e                       |
| 0      | 1      | 1      | 1      | 0x3e                   | 0x1f                       |
| 1      | 0      | 0      | 0      | 0x40                   | 0x20                       |
| 1      | 0      | 0      | 1      | 0x42                   | 0x21                       |
| 1      | 0      | 1      | 0      | 0x44                   | 0x22                       |
| 1      | 0      | 1      | 1      | 0x46                   | 0x23                       |
| 1      | 1      | 0      | 0      | 0x48                   | 0x24                       |
| 1      | 1      | 0      | 1      | 0x4a                   | 0x25                       |
| 1      | 1      | 1      | 0      | 0x4c                   | 0x26                       |
| 1      | 1      | 1      | 1      | 0x4e                   | 0x27                       |

#### Table 2. DS100DF400 SMBus Write Address Assignment

Once the DS100DF400 has latched in its SMBus address, its registers can be read and written using the two pins of the SMBus interface, Serial Data (SDA) and Serial Data Clock (SDC).



www.ti.com

### SDA and SDC

In both SMBus master and SMBus slave mode, the DS100DF400 is configured using the SMBus. The SMBus consists of two lines, the SDA or Serial Data line (pin 18) and the SDC or Serial Data Clock line (pin 17). In the DS100DF400 these pins are 3.3V tolerant. The SDA and SDC lines are both open-drain. They require a pull-up resistor to a supply voltage, which may be either 2.5V or 3.3V. A pull-up resistor in the  $2K\Omega$  to  $5K\Omega$  range will provide reliable SMBus operation.

The SMBus is a standard communications bus for configuring simple systems. For a specification of the SMBus an description of its operation, see http://smbus.org/specs/.



### **REGISTER INFORMATION**

There are two types of device registers in the DS100DF400. These are the control/shared registers and the channel registers. The control/shared registers control or allow observation of settings which affect the operation of all channels of the DS100DF400. They are also used to select which channel of the device is to be the target channel for reads from and writes to the channel registers.

The channel registers are used to set all the configuration settings of the DS100DF400. They provide independent control for each channel of the DS100DF400 for all the settable device characteristics.

Any registers not described in the tables that follow should be treated as reserved. The user should not try to write new values to these registers. The user-accessible registers described in the tables that follow provide a complete capability for customizing the operation of the DS100DF400 on a channel-by-channel basis.

#### Bit Fields in the Register Set

Many of the registers in the DS100DF400 are divided into bit fields. This allows a single register to serve multiple purposes, which may be unrelated.

Often configuring the DS100DF400 requires writing a bit field that makes up only part of a register value while leaving the remainder of the register value unchanged. The procedure for accomplishing this is to read in the current value of the register to be written, modify only the desired bits in this value, and write the modified value back to the register. Of course, if the entire register is to be changed, rather than just a bit field within the register, it is not necessary to read in the current value of the register first.

In all the register configuration procedures described in the following sections, this procedure should be kept in mind. In some cases, the entire register is to be modified. When only a part of the register is to be changed, however, the procedure described above should be used.

#### Writing to and Reading from the Control/Shared Registers

Any write operation targeting register 0xff writes to the control/shared register 0xff. This is the only register in the DS100DF400 with an address of 0xff.

Bit 2 of register 0xff is used to select either the control/shared register set or a channel register set. If bit 2 of register 0xff is cleared (written with a 0), then all subsequent read and write operations over the SMBus are directed to the control/shared register set. This situation persists until bit 2 of register 0xff is set (written with a 1).

There is a register with address 0x00 in the control/shared register set, and there is also a register with address 0x00 in each channel register set. If you read the value in register 0x00 when bit 2 of register 0xff is cleared to 0, then the value returned by the DS100DF400 is the value in register 0x00 of the control/shared register set. If you read the value in register 0x00 when bit 2 of register 0x00 when bit 2 of register 0x00 when bit 2 of register set. If you read the value in register 0x00 of the control/shared register set. If you read the value in register 0x00 of the selected channel register set. The channel register set is selected by bits 1:0 of register 0xff.

If bit 3 of register 0xff is set to 1 and bit 2 of register 0xff is also set to 1, then any write operation to any register address will write all the channel register sets in the DS100DF400 simultaneously. This situation will persist until either bit 3 of register 0xff or bit 2 of register 0xff is cleared. Note that when you write to register 0xff, independent of the current settings in register 0xff, the write operation **ALWAYS** targets the control/shared register 0xff. This channel select register, register 0xff, is unique in this regard.

# DS100DF400



www.ti.com

#### SNLS471-SEPTEMBER 2013

Table 3 below shows the control/shared register set. Any register addresses or register bits in the control/shared register set not shown in this table should be considered reserved. In this table, the mode is either R for Read-Only, R/W for Read-Write, or R/W/SC for Read-Write-Self-Clearing. If you try to write to a Read-Only register, the DS100DF400 will ignore it.

| Address (Hex) | Bits | Default Value (Hex) | Mode   | Description                                                                                              |
|---------------|------|---------------------|--------|----------------------------------------------------------------------------------------------------------|
| 0x00          | 7:4  | 0x0                 | R      | SMBus Address Strap<br>Observation <3:0>                                                                 |
| 0x01          | 7:5  | 0x6                 | R      | Device Revision                                                                                          |
|               | 4:0  | 0x10                | R      | Device ID                                                                                                |
| 0x04          | 6    | 0x0                 | R/W/SC | Self-Clearing Reset for<br>Control/Shared Registers                                                      |
|               | 5    | 0x0                 | R/W    | Reset for SMBus Master<br>Mode                                                                           |
|               | 4    | 0x0                 | R/W    | Force EEPROM<br>Configuration                                                                            |
| 0x05          | 7    | 0x0                 | R/W    | Disable Master Mode<br>EEPROM Configuration                                                              |
|               | 4    | (1)                 | R      | EEPROM Read Complete                                                                                     |
|               | 3    | 0x0                 | R      | Set on Channel 0 Interrupt                                                                               |
|               | 2    | 0x0                 | R      | Set on Channel 1 Interrupt                                                                               |
|               | 1    | 0x0                 | R      | Set on Channel 2 Interrupt                                                                               |
|               | 0    | 0x0                 | R      | Set on Channel 3 Interrupt                                                                               |
| 0x06          | 3:0  | 0X0                 | R/W    | Diagnostic Test Control<br>Set to 0xa to read SMBus<br>strap values from register<br>0x00                |
| Oxff          | 3    | 0x0                 | R/W    | Selects All Channels for<br>Register Write<br>See Table 4                                                |
|               | 2    | 0x0                 | R/W    | Enables Register Write to<br>One or All Channels and<br>Register Read from One<br>Channel<br>See Table 4 |
|               | 1:0  | 0x0                 | R/W    | Selects Target Channel<br>for Register Reads and<br>Writes<br>See Table 4                                |

| Table 3.  | <b>Control/Shared</b> | Registers |
|-----------|-----------------------|-----------|
| 1 4010 01 | 00111101/0110100      | regiotoro |

(1) There is no default value. This bit always indicates whether the EEPROM read is complete or not.

#### SMBus Strap Observation

#### Register 0x00, bits 7:4 and register 0x06, bits 3:0

In order to communicate with the DS100DF400 over the SMBus, it is necessary for the SMBus controller to know the address of the DS100DF400. The address strap observation bits in control/shared register 0x00 are primarily useful as a test of SMBus operation. There is no way to get the DS100DF400 to tell you what its SMBus address is unless you already know what it is.

In order to use the address strap observation bits of control/shared register 0x00, it is necessary first to set the diagnostic test control bits of control/shared register 0x06. This four-bit field should be written with a value of 0xa. When this value is written to bits 3:0 of control/shared register 0x06, then the value of the SMBus address straps can be read in register 0x00, bits 7:4. The value read will be the same as the value present on the ADDR3:ADDR0 lines when the DS100DF400 was powered up. For example, if a value of 0x1 is read from control/shared register 0x00, bits 7:4, then at power-up the ADDR0 line was set to 1 and the other address lines, ADDR3:ADDR1, were all set to 0. The DS100DF400 is set to an SMBus Write address of 0x32.



#### Device Revision and Device ID

#### Register 0x01

Control/shared register 0x01 contains the device revision and device ID. The device revision shown in Table 3 is the current revision for the DS100DF400. The device ID will be different for the different devices in the retimer family. The value shown in "For the DS100DF400, Register 0x01, bits 4:0 = 0x10" is the correct value for the DS100DF400. This register is useful because it can be interrogated by software to determine the device variant and revision installed in a particular system. The software might then configure the device with appropriate settings depending upon the device variant and revision.

#### Control/Shared Register Reset

Register 0x04, bit 6

Register 0x04, bit 6, clears all the control/shared registers back to their factory defaults. This bit is self-clearing, so it is cleared after it is written and the control/shared registers are reset to their factory default values.

#### Interrupt Channel Flag Bits

#### Register 0x05, bits 3:0

The operation of these bits is described in the section on interrupt handling later in this data sheet.

#### SMBus Master Mode Control Bits

#### Register 0x04, bits 5 and 4 and register 0x05, bits 7 and 4

Register 0x04, bit 5, can be used to reset the SMBus master mode. This bit should not be set if the DS100DF400 is in SMBus slave mode. This is an undefined condition.

When this bit is set, if the EN\_SMB pin is floating (meaning that the DS100DF400 is in SMBus master mode), then the DS100DF400 will read the contents of the external EEPROM when the READ\_EN pin is pulled low. This bit is not self-clearing, so it should be cleared after it is set.

When the DS100DF400 EN\_SMB pin is floating (meaning that the DS100DF400 is in SMBus master mode), it will read from its external EEPROM when its READ\_EN pin goes low. After the EEPROM read operation is complete, register 0x05, bit 4 will be set. Alternatively, the DS100DF400 will read from its external EEPROM when triggered by register 0x04, bit 4, as described below.

When register 0x04, bit 4, is set, the DS100DF400 reads its configuration from an external EEPROM over the SMBus immediately. When this bit is set, the DS100DF400 does not wait until the READ\_EN pin is pulled low to read from the EEPROM. This EEPROM read occurs whether the DS100DF400 is in SMBus master mode or not. If the read from the EEPROM is not successful, for example because there is no EEPROM present, then the DS100DF400 may hang up and a power-up reset may be necessary to return it to proper operation. You should only set this bit if you know that the EEPROM is present and properly configured.

If the EEPROM read has already completed, then setting register 0x04, bit 4, will not have any effect. To cause the DS100DF400 to read from the EEPROM again it is necessary to set bit 5 of register 0x04, resetting the SMBus master mode. If the DS100DF400 is not in SMBus master mode, do not set this bit. After setting this bit, it should be cleared before further SMBus operations.

After SMBus master mode has been reset, the EEPROM read may be initiated either by pulling the READ\_EN pin low or by then setting register 0x04, bit 4.

Register 0x05, bit 7, disables SMBus master mode. This prevents the DS100DF400 from trying to take command of the SMBus to read from the external EEPROM. Obviously this bit will have no effect if the EEPROM read has already taken place. It also has no effect if an EEPROM read is currently in progress. The only situations in which disabling EEPROM master mode read is valid are (1) when the DS100DF400 is in SMBus master mode, but the READ\_EN pin has not yet gone low, and (2) when register 0x04, bit 5, has been used to reset SMBus master mode but the EEPROM read operation has not yet occurred.

Do not set this bit and bit 4 of register 0x04 simultaneously. This is an undefined condition and can cause the DS100DF400 to hang up.

Copyright © 2013, Texas Instruments Incorporated

#### **Channel Select Register**

#### Register 0xff, bits 3:0

Register 0xff, as described above, selects the channel or channels for channel register reads and writes. It is worth describing the operation of this register again for clarity. If bit 3 of register 0xff is set, then any channel register write applies to all channels. Channel register read operations always target only the channel specified in bits 1:0 of register 0xff regardless of the state of bit 3 of register 0xff. Read and write operations target the channel register sets only when bit 2 of register 0xff is set.

Bit 2 of register 0xff is the universal channel register enable. This bit must be set in order for any channel register reads and writes to occur. If this bit is set, then read operations from or write operations to register 0x00, for example, target channel register 0x00 for the selected channel rather than the control/shared register 0x00. In order to access the control/shared registers again, bit 2 of register 0xff should be cleared. Then the control/shared registers can again be accessed using the SMBus. Write operations to register 0xff always target the register with address 0xff in the control/shared register set. There is no other register, and specifically, no channel register, with address 0xff.

The contents of the channel select register, register 0xff, cannot be read back over the SMBus. Read operations on this register will always yield an invalid result. All eight bits of this register should always be set to the desired values whenever this register is written. Always write 0x0 to the four MSBs of register 0xff. The register set target selected by each valid value written to the channel select register is shown in Table 4

| Register 0xff Value (hex) | Shared/Channel<br>Register Selection | Broadcast Channel<br>Register Selection | Targeted Channel Selection | Comments                                                                                      |
|---------------------------|--------------------------------------|-----------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------|
| 0x00                      | Shared                               | N/A                                     | N/A                        | All reads and writes target<br>shared register set                                            |
| 0x04                      | Channel                              | No                                      | 0                          | All reads and writes target<br>channel 0 register set                                         |
| 0x05                      | Channel                              | No                                      | 1                          | All reads and writes target<br>channel 1 register set                                         |
| 0x06                      | Channel                              | No                                      | 2                          | All reads and writes target<br>channel 2 register set                                         |
| 0x07                      | Channel                              | No                                      | 3                          | All reads and writes target<br>channel 3 register set                                         |
| 0x0c                      | Channel                              | Yes                                     | 0                          | All writes target all<br>channel register sets, all<br>reads target channel 0<br>register set |
| 0x0d                      | Channel                              | Yes                                     | 1                          | All writes target all<br>channel register sets, all<br>reads target channel 1<br>register set |
| 0x0e                      | Channel                              | Yes                                     | 2                          | All writes target all<br>channel register sets, all<br>reads target channel 2<br>register set |
| 0x0f                      | Channel                              | Yes                                     | 3                          | All writes target all<br>channel register sets, all<br>reads target channel 3<br>register set |

 Table 4. Channel Select Register Values Mapped to Register Set Target

www.ti.com



www.ti.com

Reading to and Writing from the Channel Registers

Each of the four channels has a complete set of channel registers associated with it. The channel registers or the control/shared registers are selected by channel select register 0xff. The settings in this register control the target for subsequent register reads and writes until the contents of register 0xff are explicitly changed by a register write to register 0xff. As noted, there is only one register with an address of 0xff, the channel select register.

| Address (Hex) | Bits | Default Value (Hex) | Mode   | Field Name                  | Description                                                 |
|---------------|------|---------------------|--------|-----------------------------|-------------------------------------------------------------|
| 0x00          | 2    | 0x0                 | R/W/SC | rst_regs                    | Reset Channel<br>Registers to Defaults<br>(Self-clearing)   |
| 0x01          | 4    | 0x0                 | R      | cdr_lock_loss_int           | CDR Lock Loss<br>Interrupt                                  |
|               | 0    | 0x0                 | R      | signal_detect_loss_int      | Signal Detect Loss<br>Interrupt                             |
| 0x03          | 7:6  | 0x0                 | R/W    | eq_BST0[1:0]                | CTLE Boost Stage 0<br><1:0>                                 |
|               | 5:4  | 0x0                 | R/W    | eq_BST1[1:0]                | CTLE Boost Stage 1<br><1:0>                                 |
|               | 3:2  | 0x0                 | R/W    | eq_BST2[1:0]                | CTLE Boost Stage 2<br><1:0>                                 |
|               | 1:0  | 0x0                 | R/W    | eq_BST3[1:0]                | CTLE Boost Stage 3<br><1:0>                                 |
| 0x08          | 4:0  | 0x00                | R/W    | cdr_cap_dac_start[4:<br>0]  | Override Starting<br>VCO Cap DAC<br>Setting 0 <4:0>         |
| 0x09          | 7    | 0x0                 | R/W    | reg_divsel_vco_cap_<br>ov   | Enable Override VCO<br>Cap DAC (Registers<br>0x08 and 0x0b) |
|               | 5    | 0x0                 | R/W    | reg_bypass_pfd_ov           | Enable Override<br>Output Mux (Register<br>0x1e)            |
|               | 2    | 0x0                 | R/W    | reg_divsel_ov               | Enable Override<br>Divider Select<br>(Register 0x18)        |
| 0x0a          | 3    | 0x0                 | R/W    | reg_cdr_reset_ov            | Enable CDR Reset<br>Override (Register<br>0x0a)             |
|               | 2    | 0x0                 | R/W    | reg_cdr_reset_sm            | CDR Reset Override<br>Bit                                   |
| 0x0b          | 4:0  | 0x0f                | R/W    | cdr_cap_dac_start1[4<br>:0] | Override VCO Cap<br>DAC Setting 1 <4:0>                     |
| 0x0d          | 5    | 0x0                 | R/W    | RESV1                       | Reserve for factory testing. Do not change.                 |
| 0x11          | 7:6  | 0x0                 | R/W    | eom_sel_vrange[1:0]         | Eye Opening Monitor<br>Voltage Range <1:0>                  |
|               | 5    | 0x1                 | R/W    | eom_PD                      | Eye Opening Monitor<br>Power Down                           |
|               | 3    | 0x0                 | R/W    | dfe_tap2_pol                | DFE Tap 2 Polarity                                          |
|               | 2    | 0x0                 | R/W    | dfe_tap3_pol                | DFE Tap 3 Polarity                                          |
|               | 1    | 0x0                 | R/W    | dfe_tap4_pol                | DFE Tap 4 Polarity                                          |
|               | 0    | 0x0                 | R/W    | dfe_tap5_pol                | DFE Tap 5 Polarity                                          |
| 0x12          | 7    | 0x1                 | R/W    | dfe_tap1_pol                | DFE Tap 1 Polarity                                          |
|               | 4:0  | 0x00                | R/W    | dfe_wt1[4:0]                | DFE Tap 1 Weight<br><4:0>                                   |
| 0x13          | 2    | 0x0                 | RW     | eq_BST3[2]                  | CTLE Boost Stage 3,<br>Bit 2 (Limiting Bit)                 |

| Table 5. Cl | hannel | Registers |
|-------------|--------|-----------|
|-------------|--------|-----------|

# DS100DF400



www.ti.com

#### SNLS471-SEPTEMBER 2013

# Table 5. Channel Registers (continued)

| Address (Hex) | Bits | Default Value (Hex) | Mode   | Field Name                  | Description                                                                     |
|---------------|------|---------------------|--------|-----------------------------|---------------------------------------------------------------------------------|
| 0x14          | 7    | 0x0                 | R/W    | eq_sd_preset                | Force Signal Detect<br>On                                                       |
|               | 6    | 0x0                 | R/W    | eq_sd_reset                 | Force Signal Detect<br>Off                                                      |
| 0x15          | 7    | 0x0                 | R/W    | dfe_manual_tap_en           | Enables manual DFE tap settings                                                 |
|               | 6    | 0x0                 | R/W    | drv_dem_range               | Driver De-emphasis<br>Range                                                     |
|               | 2:0  | 0x0                 | R/W    | drv_dem[2:0]                | Driver De-emphasis<br>Setting<2:0>                                              |
| 0x18          | 6:4  | 0x4                 | R/W    | pdiq_sel_div[2:0]           | VCO Divider Ratio<br><2:0> (Enable from<br>Register 0x09, Bit 2)                |
|               | 2    | 0x0                 | R/W    | drv_sel_slow                | Enable Slow Rise/Fall<br>Time on Output<br>Driver                               |
| 0x1e          | 7:5  | 0x7                 | R/W    | pfd_sel_data_mux[2:0<br>]   | OutputMux <2:0><br>(Enable from Register<br>0x09, Bit 5)                        |
|               | 4    | 0x0                 | R/W    | resv2                       | Reserved for factory testing. Do no change.                                     |
|               | 3    | 0x1                 | R/W    | dfe_PD                      | DFE is powered down<br>by default. Must set<br>bit to 0 to power up<br>the DFE. |
| 0x1f          | 7    | 0x0                 | R/W    | drv_sel_inv                 | Select Output Polarity<br>Inverted                                              |
| 0x20          | 7:4  | 0x0                 | R/W    | dfe_wt5[3:0]                | DFE Tap 5 Weight<br><3:0>                                                       |
|               | 3:0  | 0x0                 | R/W    | dfe_wt4[3:0]                | DFE Tap 4 Weight <3:0>                                                          |
| 0x21          | 7:4  | 0x0                 | R/W    | dfe_wt3[3:0]                | DFE Tap 3 Weight<br><3:0>                                                       |
|               | 3:0  | 0x0                 | R/W    | dfe_wt2[3:0]                | DFE Tap 2 Weight <3:0>                                                          |
| 0x23          | 6    | 0x1                 | R/W    | dfe_ov                      | DFE Override                                                                    |
| 0x24          | 7    | 0x0                 | R/W    | fast_eom                    | Enable Fast Eye<br>Opening Monitor<br>Mode                                      |
|               | 2    | 0x0                 | R/W/SC | dfe_adapt                   | Start DFE Adaptation (Self-Clearing)                                            |
|               | 0    | 0x0                 | R/W/SC | eom_start                   | Start Eye Opening<br>Monitor Counter<br>(Self-Clearing)                         |
| 0x25          | 7:0  | 0x0                 | R      | eom_count[15:8]             | Eye Opening Monitor<br>Count <15:8>                                             |
| 0x26          | 7:0  | 0x0                 | R      | eom_count[7:0]              | Eye Opening Monitor<br>Count <7:0>                                              |
| 0x27          | 7:0  | 0x0                 | R      | heo[7:0]                    | HEO Value <7:0>                                                                 |
| 0x28          | 7:0  | 0x0                 | R      | veo[7:0]                    | VEO Value <7:0>                                                                 |
| 0x29          | 6:5  | 0x0                 | R      | eom_vrange_setting[<br>1:0] | Eye Opening Monitor<br>Voltage Range<br>Setting <1:0>                           |
| 0x2a          | 7:0  | 0x30                | R/W    | eom_timer_thr[7:0]          | Eye Opening Monitor<br>Timer Threshold<br><7:0>                                 |

# TEXAS INSTRUMENTS

Bits

# DS100DF400

SNLS471-SEPTEMBER 2013

Description

#### www.ti.com

Address (Hex)

# Table 5. Channel Registers (continued)

Mode

Field Name

Default Value (Hex)

| 0x2c | 5:4 | 0x3  | R/W | dfe_sm_fom[1:0]            | DFE Adaptation<br>Figure of Merit Type<br><1:0>                                                              |
|------|-----|------|-----|----------------------------|--------------------------------------------------------------------------------------------------------------|
|      | 3:0 | 0x2  | R/W | dfe_adapt_counter[3:<br>0] | Counter Used in<br>Adaptation for Look-<br>Beyond when Figure<br>of Merit Decreases                          |
| 0x2d | 2:0 | 0x0  | R/W | drv_sel_vod[2:0]           | Driver VOD <2:0>                                                                                             |
| 0x2f | 7:6 | 0x0  | R/W | RATE[1:0]                  | Rate <1:0>                                                                                                   |
|      | 5:4 | 0x0  | R/W | SUBRATE[1:0]               | Subrate <1:0>                                                                                                |
|      | 3   | 0x0  | R/W | index_ov                   | CTLE Adaptation<br>Index Override<br>(Register 0x13)                                                         |
|      | 2   | 0x1  | R/W | en_ppm_check               | Enable Frequency<br>Counter for Lock<br>Detect                                                               |
|      | 1   | 0x1  | R/W | en_fld_check               | False Lock Detector<br>for lock detect is<br>disabled by default.<br>Must set bit to 0 to<br>enable the FLD. |
|      | 0   | 0x0  | R/W | ctle_adapt                 | Start CTLE<br>Adaptation                                                                                     |
| 0x30 | 4   | 0x0  | R   | heo_veo_interrupt          | Goes High if Interrupt<br>from CDR Goes High                                                                 |
|      | 3   | 0x0  | R/W | rsvr3                      | Reserved for factory testing. Do not change.                                                                 |
|      | 1:0 | 0x0  | R/W | rsvr4                      | Reserved for factory testing. Do not change.                                                                 |
| 0x31 | 6:5 | 0x1  | R/W | adapt_mode[1:0]            | Adaptation Mode <1:0>                                                                                        |
|      | 4:3 | 0x0  | R/W | eq_sm_fom[1:0]             | CTLE Adaptation<br>Figure of Merit Type<br><1:0>                                                             |
| 0x32 | 7:4 | 0x1  | R/W | heo_int_thresh[3:0]        | HEO Interrupt<br>Threshold <3:0>                                                                             |
|      | 3:0 | 0x1  | R/W | veo_int_thresh[3:0]        | VEO Interrupt<br>Threshold <3:0>                                                                             |
| 0x33 | 7:4 | 0x8  | R/W | heo_thresh[3:0]            | HEO Threshold for<br>CTLE Adaptation<br>Handoff to DFE<br>Adaptation <3:0>                                   |
|      | 3:0 | 0x8  | R/W | veo_thresh[3:0]            | VEO Threshold for<br>CTLE Adaptation<br>Handoff to DFE<br>Adaptation <3:0>                                   |
| 0x34 | 3:0 | Oxf  | R/W | dfe_max_tap_2_5[3:0<br>]   | Maximum DFE Tap<br>Absolute Value for<br>Taps 2–5 <3:0>                                                      |
| 0x35 | 4:0 | 0x1f | R/W | dfe_max_tap_1[4:0]         | Maximum DFE Tap<br>Absolute Value for<br>Tap 1 <4:0>                                                         |

25

# DS100DF400

TEXAS INSTRUMENTS

www.ti.com

### SNLS471-SEPTEMBER 2013

# Table 5. Channel Registers (continued)

| Address (Hex) | Bits          | Default Value (Hex)             | Mode | Field Name                  | Description                                                                       |
|---------------|---------------|---------------------------------|------|-----------------------------|-----------------------------------------------------------------------------------|
| 0x36          | 6             | 0x0                             | R/W  | heo_veo_int_enable          | Enable HEO/VEO<br>Interrupt                                                       |
|               | 5:4           | 0x3                             | R/W  | ref_mode[1:0]               | Reference Clock<br>Mode <1:0>                                                     |
|               | 2             | 0x0                             | R/W  | mr_cdr_cap_dac_rng<br>_ov   | Enable Override for<br>VCO Cap DAC<br>Range                                       |
|               | 1:0           | 0x1                             | R/W  | mr_cdr_cap_dac_rng[<br>1:0] | Cap DAC Range <1:0>                                                               |
| 0x39          | 4:0           | 0x0                             | R/W  | start_index[4:0]            | Start Index for CTLE<br>Adaptation <4:0><br>(Enable from Register<br>0x2f, Bit 3) |
| 0x3a          | 7:6           | 0x2                             | R/W  | fixed_eq_BST0[1:0]          | Fixed CTLE Stage 0<br>Boost Setting for<br>Lower Data Rates<br><1:0>              |
|               | 5:4           | 0x2                             | R/W  | fixed_eq_BST1[1:0]          | Fixed CTLE Stage 1<br>Boost Setting for<br>Lower Data Rates<br><1:0>              |
|               | 3:2           | 0x1                             | R/W  | fixed_eq_BST2[1:0]          | Fixed CTLE Stage 2<br>Boost Setting for<br>Lower Data Rates<br><1:0>              |
|               | 1:0           | 0x1                             | R/W  | fixed_eq_BST3[1:0]          | Fixed CTLE Stage 3<br>Boost Setting for<br>Lower Data Rates<br><1:0>              |
| 0x3e          | 7             | 0x1                             | R/W  | HEO_VEO_LOCKMO<br>N_EN      | Enable HEO/VEO<br>Lock Monitoring                                                 |
| 0x40 – 0x5f   | CTLE Settings | s for Adaptation – see Table 12 |      |                             |                                                                                   |
| 0x6a          | 7:4           | 0x4                             | R/W  | veo_lck_thrsh[3:0]          | Vertical Eye Opening<br>Lock Threshold <3:0>                                      |
|               | 3:0           | 0x4                             | R/W  | heo_lck_thrsh[3:0]          | Horizontal Eye<br>Opening Lock<br>Threshold <3:0>                                 |
| 0x6b          | 7:0           | 0x0                             | R/W  | fom_a[7:0]                  | Adaptation Figure of<br>Merit Term a<7:0>                                         |
| 0x6c          | 7:0           | 0x0                             | R/W  | fom_b[7:0]                  | Adaptation Figure of<br>Merit Term b<7:0>                                         |
| 0x6d          | 7:0           | 0x0                             | R/W  | fom_c[7:0]                  | Adaptation Figure of<br>Merit Term c<7:0>                                         |
| 0x6e          | 7             | 0x0                             | R/W  | en_new_fom_ctle             | Enable Alternate<br>Figure of Merit for<br>CTLE Adaptation                        |
|               | 6             | 0x0                             | R/W  | en_new_fom_dfe              | Enable Alternate<br>Figure of Merit for<br>DFE Adaptation                         |
| 0x70          | 2:0           | 0x3                             | R/W  | eq_lb_cnt[2:0]              | CTLE Adaptation<br>Look-Beyond Count<br><2:0>                                     |
| 0x71          | 5             | 0x0                             | R    | dfe_pol_1_obs               | DFE Tap 1 Polarity<br>(Read Only)                                                 |
|               | 4:0           | 0x00                            | R    | dfe_wt1_obs[4:0]            | DFE Tap 1 Weight<br>(Read Only) <4:0>                                             |



# DS100DF400

SNLS471-SEPTEMBER 2013

#### www.ti.com

| Address (Hex) | Bits | Default Value (Hex) | Mode | Field Name       | Description                           |
|---------------|------|---------------------|------|------------------|---------------------------------------|
| 0x72          | 4    | 0x0                 | R    | dfe_pol_2_obs    | DFE Tap 2 Polarity<br>(Read Only)     |
|               | 3:0  | 0x0                 | R    | dfe_wt2_obs[3:0] | DFE Tap 2 Weight<br>(Read Only) <3:0> |
| 0x73          | 4    | 0x0                 | R    | dfe_pol_3_obs    | DFE Tap 3 Polarity<br>(Read Only)     |
|               | 3:0  | 0x0                 | R    | dfe_wt3_obs[3:0] | DFE Tap 3 Weight<br>(Read Only) <3:0> |
| 0x74          | 4    | 0x0                 | R    | dfe_pol_4_obs    | DFE Tap 4 Polarity<br>(Read Only)     |
|               | 3:0  | 0x0                 | R    | dfe_wt4_obs[3:0] | DFT Tap 4 Weight<br>(Read Only) <3:0> |
| 0x75          | 4    | 0x0                 | R    | dfe_pol_5_obs    | DFE Tap 5 Polarity<br>(Read Only)     |
|               | 3:0  | 0x0                 | R    | dfe_wt5_obs[3:0] | DFE Tap 5 Weight<br>(Read Only) <3:0> |

#### **Resetting Individual Channels of the Retimer**

#### Register 0x00, bit 2, and register 0x0a, bits 3:2

Bit 2 of channel register 0x00 are used to reset all the registers for the corresponding channel to their factory default settings. This bit is self-clearing. Writing this bit will clear any register changes you have made in the DS100DF400 since it was powered-up.

To reset just the CDR state machine without resetting the register values, which will re-initiate the lock and adaptation sequence for a particular channel, use channel register 0x0a. Set bit 3 of this register to enable the reset override, then set bit 2 to force the CDR state machine into reset. These bits can be set in the same operation. When bit 2 is subsequently cleared, the CDR state machine will resume normal operation. If a signal is present at the input to the selected channel, the DS100DF400 will attempt to lock to it and will adapt its CTLE and its DFE according to the currently configured adapt mode for the selected channel. The adapt mode is configured by channel register 0x31, bits 6:5.

#### Interrupt Status

Control/Shared Register 0x05, bits 3:0, Register 0x01, bits 4 and 0, Register 0x30, bit 4, Register 0x32, and Register 0x36, bit 6

Each channel of the DS100DF400 will generate an interrupt under several different conditions. The DS100DF400 will always generate an interrupt when it loses CDR lock or when a signal is no longer detected at its input. If the HEO/VEO interrupt is enabled by setting bit 6 of register 0x36, then the retimer will generate an interrupt when the horizontal or vertical eye opening falls below the preset values even if the retimer remains locked. When one of these interrupt conditions occurs, the retimer alerts the system controller via hardware and provides additional details via register reads over the SMBus.

First, the open-drain interrupt line INT is pulled low. This indicates that one or more of the channels of the retimer has generated an interrupt. The interrupt lines from multiple retimers can be wire-ANDed together so that if any retimer generates an interrupt the system controller can be notified using a single interrupt input.

if the interrupt has occurred because the horizontal or vertical eye opening has dropped below the pre-set threshold, which is set in channel register 0x32, then bit 4 of register 0x30 will go high. This indicates that the source of the interrupt was the HEO or VEO.

If the interrupt has occurred because the CDR has fallen out of lock, or because the signal is no longer detected at the input, then bit 4 and/or bit 0 of register 0x01 will go high, indicating the cause of the interrupt.

In either case, the control/shared register set will indicate which channel caused the interrupt. This is read from bits 3:0 of control/shared register 0x05.

Copyright © 2013, Texas Instruments Incorporated



When an interrupt is detected by the controller on the interrupt input, the controller should take the following steps to determine the cause of the interrupt and clear it.

- 1. The controller detects the interrupt by detecting that the INT line has been pulled low by one of the retimers to which it is connected.
- 2. The controller reads control/shared register 0x05 from all the DS100DF400s connected to the INT line. For at least one of these devices, at least one of the bits 3:0 will be set in this register.
- 3. For each device with a bit set in bits 3:0 of control/shared register 0x05, the controller determines which channel or channels produced an interrupt. Refer to Table 3 for a mapping of the bits in this bit field to the channel producing the interrupt.
- 4. When the controller detects that one of the retimers has a 1 in one of the four LSBs of this register, the controller selects the channel register set for that channel of that retimer by writing to the channel select register, 0xff, as previously described.
- 5. For each channel that generated an interrupt, the controller reads channel register 0x01. If bit 4 of this register is set, then the interrupt was caused by a loss of CDR lock. If bit 0 is set, then the interrupt was caused by a loss of signal. it is possible that both bits 0 and 4 could be set. Reading this register will clear these bits.
- 6. Optionally, for each channel that generated an interrupt, the controller reads channel register 0x30. If bit 4 of this register is set, then the interrupt was caused by HEO and/or VEO falling out of the configured range. This interrupt will only occur if bit 6 of channel register 0x36 is set, enabling the HEO/VEO interrupt. Reading register 0x30 will clear this interrupt bit.
- 7. Once the controller has determined what condition caused the interrupt, the controller can then take the appropriate action. For example, the controller might reset the CDR to cause the retimer to re-adapt to the incoming signal. If there is no longer an incoming signal (indicated by a loss of signal interrupt, bit 0 of channel register 0x01), then the controller might alert an operator or change the channel configuration. This is system dependent.
- 8. Reading the interrupt status registers will clear the interrupt. if this does not cause the interrupt input to go high, then another device on the same input has generated an interrupt. The controller can address the next device using the procedure above.
- 9. Once all the interrupt registers for all channels for all DS100DF400s that generated interrupts have been read, clearing all the interrupt indications, the INT line should go high again. This indicates that all the existing interrupt conditions have been serviced.

The channel registers referred to above, registers 0x01, 0x30, 0x32, and 0x36, are described in the channel registers table, Table 5.

#### Overriding the CTLE Boost Setting

#### Register 0x03, Register 0x13, bit 2, and Register 0x3a

To override the CTLE boost settings, register 0x03 is used. This register contains the currently-applied CTLE boost settings. The boost values can be overridden by using the two-bit fields in this register as shown in the table.

The final stage of the CTLE has an additional control bit which sets it to a limiting mode. For some channels, this additional setting improves the bit error rate performance. This bit is bit 2 of register 0x13.

If the DS100DF400 loses lock because of a change in the CTLE settings, the DS100DF400 will initiate its lock and adaptation sequence again. Thus, if you write new CTLE boost values to register 0x03 and 0x13 which cause the DS100DF400 to drop out of lock, the DS100DF400 may, in the process of reacquiring the CDR lock, reset the CTLE settings to different values than those you set in register 0x03 and 0x13. If this behavior is not understood, it can appear that the DS100DF400 did not accept the values you wrote to the CTLE boost registers. What's really happening, however, is that the lock and adaptation sequence is overriding the CTLE values you wrote to the CTLE boost registers. This will not happen unless the DS100DF400 drops out of lock.

if the adapt mode is set to 0 (bits 6:5 of channel register 0x31), then the CTLE boost values will not be overridden, but the DS100DF400 may still lose lock. If this happens, the DS100DF400 will attempt to reacquire lock. if the reference mode is set correctly, and if the rate/subrate code is set to permit it, the DS100DF400 will begin searching for CDR lock at the highest allowable VCO divider ratio – that is, at the lowest configured bit rate. At this lowest bit rate, the CTLE boost settings used will come not from the values in register 0x03, and



0x13, but rather from register 0x3a, the fixed CTLE boost setting for lower data rates. This setting will be written into boost setting register 0x03 during the lock search process. This value may be different from the value you set in register 0x03, so, again, it may appear that the DS100DF400 has not accepted the CTLE boost settings you set in registers 0x03 and 0x13. The interactions of the lock and adaptation sequences with the manually-set CTLE boost settings can be difficult to understand.

To manually override the CTLE boost under all conditions, perform the following steps.

- 1. Set the DS100DF400 channel adapt mode to 0 by writing 0x0 to bits 6:5 of channel register 0x31.
- 2. Set the desired CTLE boost setting in register 0x3a. If the DS100DF400 loses lock and attempts to lock to a lower data rate, it will use this CTLE boost setting.
- 3. Set the desired CTLE boost setting in register 0x03. This may cause the DS100DF400 to lose lock.
- 4. If desired, set the CTLE stage 3 limiting bit, bit 2 of register 0x13.

If the DS100DF400 loses lock when the CTLE boost settings are set according to the sequence above, the DS100DF400 will try to reacquire lock, but it will not change the CTLE boost settings in order to do so.

#### **Overriding the VCO CAP DAC Values**

Register 0x08, bits 4:0, Register 0x09, bit 7, Register 0x0b, bits 4:0, Register 0x36, bits 5:4, and Register 0x2f, bits 7:6 and 5:4

Registers 0x08 and 0x0b contain CAP DAC override values. Normally, when bits 5:4 of register 0x36 are set to 2'b11, then the DS1010DF410 performs an initial search to determine the correct CAP DAC setting (coarse VCO tuning) for the selected rate and subrate. The rate and subrate settings (bits 7:6 and 5:4 of register 0x2f) determine the frequency range to be searched, with the 25 MHz reference clock used as the frequency reference for the frequency search.

The CAP DAC value can be overridden by writing new values to bits 4:0 of register 0x08 (for CAP DAC setting 1) and bits 4:0 of 0x0b (for CAP DAC setting 2). The override bit, bit 7 of register 0x09 must be set for the override CAP DAC values to take effect. Since the valid rate and subrate setting for 10 GbE and 1 GbE applies to multiple data rates, there are two CAP DAC values for this rate. The first is in register 0x08, bits 4:0, and the second is in register 0x0b, bits 4:0. The DS100DF400 will use the CAP DAC value in register 0x08 for the larger divide ratio (8) associated with the selected rate and subrate to try and acquire lock. If it fails to acquire lock, it will use the CAP DAC value in register 0x0b with the smaller divide ratio (higher VCO frequency) associated with the selected rate and subrate to try to acquire lock in this way until it either succeeds or the override bit (bit 7 of register 0x09) is cleared.

#### **Overriding the Output Multiplexer**

Register 0x09, bit 5, Register 0x14, bits 7:6, and Register 0x1e, bits 7:5

By default, the DS100DF400 output for each channel will be as shown in Table 6.

| Input Signal Status | Channel Status     | Output Status |
|---------------------|--------------------|---------------|
| Not Present         | No Signal Detected | Muted         |
| Present             | Not Locked         | Muted         |
| Present             | Locked             | Retimed Data  |

#### Table 6. Default Output Status Description

This default behavior can be modified by register writes.



#### SNLS471-SEPTEMBER 2013

Register 0x1e, bits 7:5, contain the output multiplexer override value. The values of this three-bit field and the corresponding meanings of each are shown in Table 7

| Bit Field Value | Output Multiplexer Setting | Comments                                                                              |
|-----------------|----------------------------|---------------------------------------------------------------------------------------|
| 0x7             | Mute                       | Default when no signal is present or when the retimer is unlocked                     |
| 0x6             | N/A                        | Invalid Setting                                                                       |
| 0x5             | 10 MHz Clock               | Internal 10 MHz clock<br>Clock frequency may not be precise                           |
| 0x3             | VCO Q-Clock                | Register 0x09, bit 4, and register 0x1e, bit 0, must be set to enable the VCO Q-Clock |
| 0x2             | VCO I-Clock                |                                                                                       |
| 0x1             | Retimed Data               | Default when the retimer is locked                                                    |
| 0x0             | Raw Data                   |                                                                                       |

#### Table 7. Output Multiplexer Override Settings

If the output multiplexer is not overridden, that is, if bit 5 of register 0x09 is not set, then the value in register 0x1e, bits 7:5, controls the output produced when the retimer has a signal at its input, but is not locked to it. The default value for this bit field, 0x7, causes the retimer output to mute when the retimer is not locked to an input signal. Writing a value of 0x0 to this bit field, for example, will cause the retimer to output raw data when it is not locked to its input signal.

Setting the override bit, bit 5 of register 0x09, will cause the retimer to output the value selected by the bit field in register 0x1e, bits 7:5, even when the retimer is locked.

When no signal is present at the input to the selected channel of the DS100DF400 the signal detect circuitry will power down the channel. This includes the output driver which is therefore muted when no signal is present at the input. If you want to get an output when no signal is present at the input, the first step is to override the signal detect. In order to force the signal detect on, set bit 7 and clear bit 6 of channel register 0x14. Even if there is no signal at the input to the channel, the channel will be enabled. If the channel was disabled before, the current drain from the supply will increase by 100–150 mA depending upon the other channel settings in the device. This increased current drain indicates that the channel is now enabled.

The second step is to override the output multiplexer setting. This is accomplished by setting bit 5 of register 0x09, the output multiplexer override. Once this bit is set, the value of register 0x1e, bits 7:5 will control the output of the channel. Note that if either retimed or raw data is selected, the output will just be noise. The device output may saturate to a static 1 or 0.

If there is no signal, the VCO clock will be free-running. Its frequency will depend upon the divider and CAP DAC settings and it will vary from part to part and over temperature.

The 10 MHz clock is always available at the output when the output multiplexer is overridden. The 10 MHz clock is a free-running oscillator in the DS100DF400 and is not synchronous to the input or to anything else in the system. The clock frequency will be approximately 10 MHz, but this will vary from part to part.

If there is a signal present at the input, it is not necessary to override the signal detect. Clearing bits 7 and 6 of register 0x14 will return control of the signal detect to the DS100DF400. Normally, when the retimer is locked to a signal at its input, it will output retimed data. However, if desired, the output multiplexer can be overridden in this condition to output raw data. It can also be set to output any of the other signals shown in Table 7. If there is an input signal, and if the DS100DF400 is locked to it, the VCO I-Clock, the VCO Q-Clock will be synchronous to the input signal.

When a signal is present at the input, it might be desired to output the raw data in order to see the effects of the CTLE and the DFE without the CDR.



#### **Overriding the VCO Divider Selection**

#### Register 0x09, bit 2, and Register 0x18, bits 6:4

In normal operation, the DS100DF400 sets its VCO divider to the correct divide ratio, either 1, 2, 4, 8, or 16, depending upon the bit rate of the signal at the channel input. It is possible to override the divider selection. This might be desired if the VCO is set to free-run, for example, to output a signal at a sub-harmonic of the actual VCO frequency.

In order to override the VCO divider settings, first set bit 2 of register 0x09. This is the VCO divider override enable. Once this bit is set, the VCO divider setting is controlled by the value in register 0x18, bits 6:4. The valid values for this three-bit field are 0x0 to 0x4. The mapping of the bit field values to the divider ratio is shown in Table 8.

# Table 8. Divider Ratio Mapping to Register 0x18, Bits 6:4

| Bit Field Value | Divider Ratio |
|-----------------|---------------|
| 0               | 1             |
| 1               | 2             |
| 2               | 4             |
| 3               | 8             |
| 4               | 16            |

In normal operation, the DS100DF400 will determine the required VCO divider ratio automatically. The most common application for overriding the divider ratio is when the VCO is set to free-run. Normally the divider ratio should not be overridden except in this case.

#### Using the Internal Eye Opening Monitor

Register 0x11, bits 7:6 and bit 5, Register 0x22, bit 7, Register 0x24, bit 7 and bit 0, Register 0x25, Register 0x26, Register 0x27, Register 0x28, and Register 0x2a

The DS100DF400 includes an internal eye opening monitor. The eye opening monitor is used by the retimer to compute a figure of merit for automatic adaptation of the CTLE and the DFE. It can also be controlled and queried through the SMBus by a system controller.

The eye opening monitor produces error hit counts for settable phase and voltage offsets of the comparator in the retimer. This is similar to the way many Bit Error Rate Test Sets measure eye opening. At each phase and amplitude offset setting, the eye opening monitor determines the nominal bit value ("0" or "1") using its primary comparator. This is the bit value that is resynchronized to the recovered clock and presented at the output of the DS100DF400. The eye opening monitor also determines the bit value detected by the offset comparator. This information yields an eye contour. Here's how this works.

If the offset comparator is offset in voltage by an amount larger than the vertical eye opening, for example, then the offset comparator will always decide that the current bit has a bit value of "0". When the bit is really a "1", as determined by the primary comparator, this is considered a bit error. The number of bit errors is counted for a settable interval at each setting of the offset phase and voltage of the offset comparator. These error counts can be read from registers 0x25 and 0x26 for sequential phase and voltage offsets. These error counts for each phase and voltage offsets form a 64 X 64 point array. A surface or contour plot of the error hit count versus phase and voltage offset produces an eye diagram, which can be plotted by external software.

The eye opening monitor works in two modes. In the first, only the horizontal and vertical eye openings are measured. The eye opening monitor first sweeps its variable-phase clock through one unit interval with the comparison voltage set to the mid point of the signal. This determines the midpoint of the horizontal eye opening. The eye opening monitor then sets its variable phase clock to the midpoint of the horizontal eye opening and sweeps its comparison voltage. These two measurements determine the horizontal and vertical eye openings. The horizontal eye opening value is read from register 0x27 and the vertical eye opening from register 0x28. Both values are single byte values.

The measurement of horizontal and vertical eye opening is very fast. The speed of this measurement makes it useful for determining the adaptation figure of merit. In normal operation, the HEO and VEO are automatically measured periodically to determine whether the DS100DF400 is still in lock. Reading registers 0x27 and 0x28 will yield the most-recently measured HEO and VEO values.

Copyright © 2013, Texas Instruments Incorporated



www.ti.com

In normal operation, the eye monitor circuitry is powered down most of the time to save power. When the eye is to be measured under external control, it must first be enabled by writing a 0 to bit 5 of register 0x11. The default value of this bit is 1, which powers down the eye monitor except when it is powered-up periodically by the CDR state machine and used to test CDR lock. The eye monitor must be powered up to measure the eye under external SMBus control.

Bits 7:6 of register 0x11 are also used during eye monitor operation to set the EOM voltage range. This is described below. A single write to register 0x11 can set both bit 5 and bits 7:6 in one operation.

Register 0x3e, bit 7, enables horizontal and vertical eye opening measurements as part of the lock validation sequence. When this bit is set, the CDR state machine periodically uses the eye monitor circuitry to measure the horizontal and vertical eye opening. If the eye openings are too small, according to the pre-determined thresholds in register 0x6a, then the CDR state machine declares lock loss and begins the lock acquisition process again. For SMBus acquisition of the internal eye, this lock monitoring function must be disabled. Prior to overriding the EOM by writing a 1 to bit 0 of register 0x24, disable the lock monitoring function by writing a 0 to bit 7 of register 0x3e. Once the eye has been acquired, you can reinstate HEO and VEO lock monitoring by once again writing a 1 to bit 7 of register 0x3e.

Under external SMBus control, the eye opening monitor can be programmed to sweep through all its 64 states of phase and voltage offset autonomously. This mode is initiated by setting register 0x24, bit 7, the fast\_eom mode bit. Register 0x22, bit 7, the eom\_ov bit, should be cleared in this mode.

When the fast\_eom bit is set, the eye opening monitor operation is initiated by setting bit 0 of register 0x24, which is self-clearing. As soon as this bit is set, the eye opening monitor begins to acquire eye data. The results of the eye opening monitor error counter are stored in register 0x25 and 0x26. In this mode the eye opening monitor results can be obtained by repeated multi-byte reads from register 0x25. It is not necessary to read from register 0x26 for a multi-byte read. As soon as the eight most significant bits are read from register 0x25, the eight least significant bits for the current setting are loaded into register 0x25 and they can be read immediately. As soon as the read of the eight most significant bits has been initiated, the DS100DF400 sets its phase and voltage offsets to the next setting and starts its error counter again. The result of this is that the data from the eye opening monitor is available as quickly as it can be read over the SMBus with no further register writes required. The external controller just reads the data from the DS100DF400 over the SMBus as fast as it can. When all the data has been read, the DS100DF400 clears the eom\_start bit.

If multi-byte reads are not used, meaning that the device is addressed each time a byte is read from it, then it is necessary to read register 0x25 to get the MSB (the eight most significant bits) and register 0x26 to get the LSB (the eight least significant bits) of the current eye monitor measurement. Again, as soon as the read of the MSB has been initiated, the DS100DF400 sets its phase and voltage offsets to the next setting and starts its error counter again. In this mode both registers 0x25 and 0x26 must be read in order to get the eye monitor data. The eye monitor data for the next set of phase and voltage offsets will not be loaded into registers 0x25 and 0x26 until both registers have been read for the current set of phase and voltage offsets.

In all eye opening monitor modes, the amount of time during which the eye opening monitor accumulates eye opening data can be set by the value of register 0x2a. In general, the greater this value the longer the accumulation time. When this value is set to its maximum possible value of 0xff, the maximum number of samples acquired at each phase and amplitude offset is approximately 2<sup>18</sup>. Even with this setting, the eye opening monitor values can be read from the SMBus with no delay. The eye opening monitor operation is sufficiently fast that the SMBus read operation cannot outrun it.

The eye opening is measured at the input to the data comparator. At this point in the data path, a significant amount of gain has been applied to the signal by the CTLE. In many cases, the vertical eye opening as measured by the EOM will be on the order of 400 to 500 mV peak-to-peak. The secondary comparator, which is used to measure the eye opening, has an adjustable voltage range from  $\pm 100$  mV to  $\pm 400$  mV. The EOM voltage range is normally set by the CDR state machine during lock and adaptation, but the range can be overridden by writing a two-bit code to bits 7:6 of register 0x11. The values of this code and the corresponding EOM voltage ranges are shown in Table 9.



# DS100DF400

SNLS471-SEPTEMBER 2013

www.ti.com

Table 9. EOM Voltage Range vs. Bits 7:6 of Register 0x11

| Value in Bits 7:6 of Register 0x11 | EOM Voltage Range (± mV) |
|------------------------------------|--------------------------|
| 0x0                                | ±100                     |
| 0x1                                | ±200                     |
| 0x2                                | ±300                     |
| 0x3                                | ±400                     |

Note that the voltage ranges shown in Table 9 are the voltage ranges of the signal at the input to the data path comparator. These values are not directly equivalent to any observable voltage measurements at the input to the DS100DF400. Note also that if the EOM voltage range is set too small the voltage sweep of the secondary comparator may not be sufficient to capture the vertical eye opening. When this happens the eye boundaries will be outside the vertical voltage range of the eye measurement.

#### **Overriding the DFE Tap Weights and Polarities**

Register 0x11, bits 3:0, Register 0x12, bit 7 and bits 4:0, Register 0x15, bit 7, Register 0x1e, bit 3, Register 0x20, Register 0x21, Register 0x23, bit 6, Register 0x24, bit 2, Register 0x2f, bit 0, and Registers 0x71–0x75

For the DS100DF400 the DFE tap weights and polarities are normally set automatically by the adaptation procedure. These values can be overridden by the user if desired.

Prior to overriding the DFE tap weights and polarities, the dfe\_ov bit, bit 6 of register 0x23, should be set. This bit is set by default. In order for the DFE tap weights and polarities to be applied to the input signal, bit 3 of register 0x1e, the dfe\_PD bit, must be set to 0. It is necessary to change the default settings of these registers, because the DFE is powered down by default.

It is also necessary to set bit 7 of register 0x15 in order to manually set the DFE tap weights. This bit is cleared by default.

Bits 4:0 of register 0x12 set the five-bit weight for DFE tap 1. The first DFE tap has a five-bit setting, while the other taps are set using four bits. Often the first DFE tap has the largest effect in improving the bit error rate of the system, which is why this tap has a five-bit weight setting.

The polarity of the tap weight for tap 1 is set using bit 7 of the same register, register 0x12. The polarity is set to 0 by default, which corresponds to a negative algebraic sign for the tap.

The other four taps are set using four-bit fields in registers 0x20 and 0x21. The polarities of these taps are set by bits 3:0 in register 0x11. These tap polarities are all set to 0 by default.

As is the case for the CTLE settings, if changing the DFE tap weights or polarities causes the DS100DF400 to lose lock, it may readapt its CTLE in order to reacquire lock. If this occurs, the CTLE settings may appear to change spontaneously when the DFE tap weights are changed. The mechanism is the same as that described above for the CTLE boost settings.

When the DS100DF400 is set to adapt mode 2 or 3 using bits 6:5 of register 0x31, it will automatically adapt its DFE whenever its CDR state machine is reset. This occurs when the user manually resets the CDR state machine using bits 3:2 of register 0x0a, or when a signal is first presented at the input to the channel when the channel is in an unlocked state.

Regardless of the adapt mode, DFE adaptation can be initiated under SMBus control. Because the DFE tap weight registers are used by the DFE state machine during adaptation, they may be reset prior to adaptation, which can cause the adaptation to fail. The DFE tap observation registers can be used to prevent this.

Prior to initiating DFE adaptation under SMBus control, write the starting values of the DFE tap settings into the DFE tap weight registers, registers 0x11, 0x12, 0x20, and 0x21. The values can be read from the observation registers, registers 0x71 through 0x75. For each DFE tap, read the current value in the observation register. Both the polarities and the tap weights are contained in the observation registers as shown in Table 3. For each DFE tap, write the current tap polarity and tap weight into the DFE tap register. Once all these values have been written, DFE adaptation can be initiated and it will proceed normally. If the DS100DF400 fails to find a set of DFE tap weights producing a better adaptation figure of merit than the starting tap weights, the starting tap weights will be retained and used.

Copyright © 2013, Texas Instruments Incorporated



www.ti.com

CTLE adaptation can also be initiated manually. Setting and then clearing bit 0 of register 0x2f will initiate adaptation of the CTLE. As with the DFE, if the DS100DF400 fails to find a set of CTLE settings that produce a better adaptation figure of merit than the starting CTLE values, the starting CTLE values will be retained and used.

#### Enabling Slow Rise/Fall Time on the Output Driver

#### Register 0x18, bit 2

Normally the rise and fall times of the output driver of the DS100DF400 are set by the slew rate of the output transistors. By default, the output transistors are biased to provide the maximum possible slew rate, and hence the minimum possible rise and fall times. In some applications, slower rise and fall times may be desired. For example, slower rise and fall times may reduce the amplitude of electromagnetic interference (EMI) produced by a system.

Setting bit 2 of register 0x18 will adjust the output driver circuitry to increase the rise and fall times of the signal. Setting this bit will approximately double the nominal rise and fall times of the DS100DF400 output driver. This bit is cleared by default.

#### Inverting the Output Polarity

#### Register 0x1f, bit 7

In some systems, the polarity of the data does not matter. In systems where it does matter, it is sometimes necessary, for the purposes of trace routing, for example, to invert the normal polarities of the data signals.

The DS100DF400 can invert the polarity of the data signals by means of a register write. Writing a 1 to bit 7 of register 0x1f inverts the polarity of the output signal for the selected channel. This can provide additional flexibility in system design and board layout.

#### **Overriding the Figure of Merit for Adaptation**

Register 0x2c, bits 5:4, Register 0x31, bits 6:5, Register 0x6b, Register 0x6c, Register 0x6d, and Register 0x6e, bits 7 and 6

The default figure of merit for both the CTLE and DFE adaptation is simple. The horizontal and vertical eye openings are measured for each CTLE boost setting or set of DFE tap weights and polarities. The vertical eye opening is scaled to a constant reference vertical eye opening and the smaller of the horizontal or vertical eye opening is taken as the figure of merit for that set of equalizer settings. The objective is to adapt the equalizer to a point where the horizontal and vertical eye openings are both as large as possible. This usually provides optimum bit error rate performance for most transmission channels.

In some systems the adaptation can reach a better setting if only the horizontal or vertical eye opening is used to compute the figure of merit rather than using both. This will be system-dependent and the user must determine through experiment whether this provides better adaptation in the user's system. For the DS100DF400, the DFE figure of merit type can be set using register 0x2c, bits 5:4. The value of this two-bit field versus the configured figure of merit type is shown in Table 10.

| Register 0x2c, bits 5:4 | Figure of Merit Type                |
|-------------------------|-------------------------------------|
| 0x0                     | Both HEO and VEO are used           |
| 0x1                     | Only HEO is used                    |
| 0x2                     | Only VEO is used                    |
| 0x3                     | Both HEO and VEO are used (default) |

#### Table 10. Figure of Merit Type Setting

The CTLE figure of merit type is selected using the two-bit field in register 0x31, bits 6:5, with the same effect as in Table 10.

For some transmission media the adaptation can reach a better setting if a different figure of merit is used. The DS100DF400 includes the capability of adapting based on a configurable figure of merit. The configurable figure of merit is structured as shown in the equation below.

FOM = (HEO - b) X a + (VEO - c) x (1 - a)



In this equation, HEO is horizontal eye opening, VEO is vertical eye opening, FOM is the figure of merit, and the factors a, b, and c are set using registers 0x6b, 0x6c, and 0x6d respectively.

In order to use the configurable figure of merit, the enable bits must be set. To use the configurable figure of merit for the CTLE adaptation, set bit 7 of register 0x6e, the en\_new\_fom\_ctle bit. To use the configurable figure of merit for the DFE adaptation set bit 6 of register 0x6e, the en\_new\_fom\_dfe bit. The same scaling factors are used for both CTLE and DFE adaptation when the configurable figure of merit is enabled.

#### Setting the Rate and Subrate for Lock Acquisition

#### Register 0x2f, bits 7:6 and 5:4

The rate and subrate settings, which configure the set of VCO frequencies to which the VCO coarse tuning is to be calibrated are set using channel register 0x2f. Bits 7:6 are RATE<1:0>, and bits 5:4 are SUBRATE<1:0>.

#### Setting the Adaptation/Lock Mode

Register 0x31, bits 6:5, and Register 0x33, bits 7:4 and 3:0, Register 0x34, bits 3:0, Register 0x35, bits 4:0, Register 0x3e, bit 7, and Register 0x6a

There are four adaptation modes available in the DS100DF400.

- Mode 0: The user is responsible for setting the CTLE and DFE values. this mode is used if the transmission channel response is fixed.
- Mode 1: Only the CTLE is adapted to equalize the transmission channel. The DFE is enabled but the tap weights are all set to 0. This mode is primarily used for smoothly-varying high-loss transmission channels such as cables and simple PCB traces.
- Mode 2: In this mode, both the CTLE and the DFE are adapted to compensate for additional loss, reflections, and crosstalk in the input transmission channel.
  - The maximum DFE tap weights can be constrained using register 0x34, bits 3:0, and register 0x35, bits 4:0 as shown in Table 5.
- Mode 3: In this mode, both the CTLE and DFE are adapted as in mode 2. However, in mode 3, more emphasis is placed on the DFE setting. This mode may give better results for high crosstalk transmission channels.

Bits 6:5 of register 0x31 determine the adaptation mode to be used. The mapping of these register bits to the adaptation algorithm is shown in Table 5.

| Register 0x31, Bit 6<br>adapt_mode[1] | Register 0x31, Bit 5<br>adapt_mode[0] | Adapt Mode Setting <1:0> | Adaptation Algorithm                               |
|---------------------------------------|---------------------------------------|--------------------------|----------------------------------------------------|
| 0                                     | 0                                     | 00                       | No Adaptation                                      |
| 0                                     | 1                                     | 01                       | Adapt CTLE Until Optimum (Default)                 |
| 1                                     | 0                                     | 10                       | Adapt CTLE Until Optimum then DFE, then CTLE Again |
| 1                                     | 1                                     | 11                       | Adapt CTLE Until Lock, then DFE, the CTLE Again    |

#### Table 11. DS100DF400 Adaptation Algorithm Settings

By default the DS100DF400 requires that the equalized internal eye exhibit horizontal and vertical eye openings greater than a pre-set minimum in order to declare a successful lock. The minimum values are set in register 0x6a.

The DS100DF400 continuously monitors the horizontal and vertical eye openings while it is in lock. If the eye opening falls below the threshold set in register 0x6a, the DS100DF400 will declare a loss of lock.

The continuous monitoring of the horizontal and vertical eye openings may be disabled by clearing bit 7 of register 0x3e.

#### Initiating Adaptation

Register 0x24, bit 2, and Register 0x2f, bit 0

When the DS100DF400 becomes unlocked, it will automatically try to acquire lock. If an adaptation mode is selected using bits 6:5 in register 0x31, the DS100DF400 will also try to adapt its CTLE and its DFE.

Adaptation can also be initiated by the user. CTLE adaptation can be initiated by setting and then clearing register 0x2f, bit 0. DFE adaptation can be initiated by setting and then clearing bit 2 of register 0x24.

#### Setting the Reference Enable Mode

Register 0x36, bits 5:4

Register 0x36, bits 5:4, are the ref\_mode<1:0> bits. These bits should be set to a value of 2'b11. Note that this is not the default. The reference mode must be set prior to using the DS100DF400.

A 25 MHz reference clock signal must be provided on the reference in pin (pin 19). The use of the reference clock in the DS100DF400 is explained below.

First, the reference clock allows the DS100DF400 to calibrate its VCO frequency at power-up and upon reset. This enables the DS100DF400 to determine the optimum coarse VCO tuning setting *a-priori*, which makes phase lock much faster. The DS100DF400 is not required to tune through the available coarse VCO tuning settings as it tries to acquire lock to an input signal. It can select the correct setting immediately.

Second, if the DS100DF400 loses lock for some reason and the VCO drifts from its phase-locked frequency, the DS1010DF410 can detect this very quickly using the reference clock. Detecting an out-of-lock condition quickly allows the DS100DF400 to raise an interrupt indicating that it has lost lock quickly, which the system controller can then service to correct the problem quickly.

Finally, some data signals with large jitter spurs in their frequency spectra can cause the DS1100DF410 to false lock. This occurs when the data pattern exhibits strong discrete frequency components in its frequency spectrum, or when the data pattern has a lot of periodic jitter imposed on it. If you look at such a signal in the frequency domain using a spectrum analyzer, it will clearly show "spurs" close in to the fundamental data rate frequency. These spurs can cause the DS100DF400 to false lock.

Using the 25 MHz reference clock, the DS100DF400 can detect when it is locked to a jitter spur. When this happens, the DS100DF400 will re-initiate the adaptation and lock sequence until it locks to the correct data rate. This provides immunity to false lock conditions.

The reference clock mode is set by a two-bit field, register 0x36, bits 5:4. This field should always be set to a value of 3 or 2'b11.

#### **Overriding the CTLE Settings Used for CTLE Adaptation**

Register 0x2c, bits 3:0, Register 0x2f, bit 3, Register 0x39, bits 4:0, and Registers 0x50-0x5f

The CTLE adaptation algorithm operates by setting the CTLE boost stage controls to a set of pre-determined boost settings, each of which provides progressively more high-frequency boost. At each stage in the adaptation process, the DS100DF400 attempts to phase lock to the equalized signal. If the phase lock succeeds, the DS100DF400 measures the horizontal and vertical eye openings using the internal eye monitor circuit. The DS100DF400 computes a figure of merit for the eye opening and compares it to the previous best value of the figure of merit. While the figure of merit continues to improve, the DS100DF400 continues to try additional values of the CTLE boost setting until the figure of merit ceases to improve and begins to degrade. When the figure of merit starts to degrade, the DS100DF400 still continues to try additional CTLE settings for a pre-determined trial count called the "look-beyond" count, and if no improvement in the figure of merit results, it resets the CTLE boost values to those that produced the best figure of merit. The resulting CTLE boost values are then stored in register 0x03. The "look-beyond" count is configured by the value in register 0x2c, bits 3:0. The value is 0x2 by default.

Texas

**INSTRUMENTS** 

www.ti.com



The set of boost values used as candidate values during CTLE adaptation are stored as bit fields in registers 0x40-0x5f. The default values for these settings are shown in Table 12. These values may be overridden by setting the corresponding register values over the SMBus. If these values are overridden, then the next time the CTLE adaptation is performed the set of CTLE boost values stored in these registers will be used for the adaptation. Resetting the channel registers by setting bit 2 of channel register 0x00 will reset the CTLE boost settings to their defaults. So will power-cycling the DS100DF400.

| Register (Hex) | Bits 7:6 (CTLE<br>Stage 0) | Bits 5:4 (CTLE<br>Stage 1) | Bits 3:2 (CTLE<br>Stage 2) | Bits 1:0 (CTLE<br>Stage 3) | CTLE Boost<br>String | CTLE Adaptation<br>Index |
|----------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------|--------------------------|
| 40             | 0                          | 0                          | 0                          | 0                          | 0000                 | 0                        |
| 41             | 0                          | 0                          | 0                          | 1                          | 0001                 | 1                        |
| 42             | 0                          | 0                          | 1                          | 0                          | 0010                 | 2                        |
| 43             | 0                          | 1                          | 0                          | 0                          | 0100                 | 3                        |
| 44             | 1                          | 0                          | 0                          | 0                          | 1000                 | 4                        |
| 45             | 0                          | 0                          | 2                          | 0                          | 0020                 | 5                        |
| 46             | 0                          | 0                          | 0                          | 2                          | 0002                 | 6                        |
| 47             | 2                          | 0                          | 0                          | 0                          | 2000                 | 7                        |
| 48             | 0                          | 0                          | 0                          | 3                          | 0003                 | 8                        |
| 49             | 0                          | 0                          | 3                          | 0                          | 0030                 | 9                        |
| 4A             | 0                          | 3                          | 0                          | 0                          | 0300                 | 10                       |
| 4B             | 1                          | 0                          | 0                          | 1                          | 1001                 | 11                       |
| 4C             | 1                          | 1                          | 0                          | 0                          | 1100                 | 12                       |
| 4D             | 3                          | 0                          | 0                          | 0                          | 3000                 | 13                       |
| 4E             | 1                          | 2                          | 0                          | 0                          | 1200                 | 14                       |
| 4F             | 2                          | 1                          | 0                          | 0                          | 2100                 | 15                       |
| 50             | 2                          | 0                          | 2                          | 0                          | 2020                 | 16                       |
| 51             | 2                          | 0                          | 0                          | 2                          | 2002                 | 17                       |
| 52             | 2                          | 2                          | 0                          | 0                          | 2200                 | 18                       |
| 53             | 1                          | 0                          | 1                          | 2                          | 1012                 | 19                       |
| 54             | 1                          | 1                          | 0                          | 2                          | 1102                 | 20                       |
| 55             | 2                          | 0                          | 3                          | 0                          | 2030                 | 21                       |
| 56             | 2                          | 3                          | 0                          | 0                          | 2300                 | 22                       |
| 57             | 3                          | 0                          | 2                          | 0                          | 3020                 | 23                       |
| 58             | 1                          | 1                          | 1                          | 3                          | 1113                 | 24                       |
| 59             | 1                          | 1                          | 3                          | 1                          | 1131                 | 25                       |
| 5A             | 1                          | 2                          | 2                          | 1                          | 1221                 | 26                       |
| 5B             | 1                          | 3                          | 1                          | 1                          | 1311                 | 27                       |
| 5C             | 3                          | 1                          | 1                          | 1                          | 3111                 | 28                       |
| 5D             | 2                          | 1                          | 2                          | 1                          | 2121                 | 29                       |
| 5E             | 2                          | 1                          | 1                          | 2                          | 2112                 | 30                       |
| 5F             | 2                          | 2                          | 1                          | 1                          | 2211                 | 31                       |

#### Table 12. CTLE Settings for Adaptation

As an alternative to, or in conjunction with, writing the CTLE boost setting registers 0x40 through 0x5f, it is possible to set the starting CTLE boost setting index. To override the default setting, which is 0, set bit 3 of register 0x2f. When this bit is set, the starting index for adaptation comes from register 0x39, bits 4:0. This is the index into the CTLE settings table in registers 0x40 through 0x5f. When this starting index is 0, which is the default, CTLE adaptation starts at the first setting in the table, the one in register 0x40, and continues until the optimum FOM is reached.

Copyright © 2013, Texas Instruments Incorporated

# Setting the Output Differential Voltage

#### Register 0x2d, bits 2:0

SNLS471-SEPTEMBER 2013

There are eight levels of output differential voltage available in the DS100DF400, from 0.6 V to 1.3 V in 0.1 V increments. The values drv\_sel\_vod[2:0] in bits 2:0 of register 0x2d set the output VOD. The available VOD settings and the corresponding values of this bit field are shown in Table 13.

| 5                     |                                                                                                                                                                                                                                                           |                                              |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--|
| Bit 1, drv_sel_vod[1] | Bit 0, drv_sel_vod[0]                                                                                                                                                                                                                                     | Selected VOD (V, peak-to-peak, differential) |  |
| 0                     | 0                                                                                                                                                                                                                                                         | 0.6                                          |  |
| 0                     | 1                                                                                                                                                                                                                                                         | 0.7                                          |  |
| 1                     | 0                                                                                                                                                                                                                                                         | 0.8                                          |  |
| 1                     | 1                                                                                                                                                                                                                                                         | 0.9                                          |  |
| 0                     | 0                                                                                                                                                                                                                                                         | 1.0                                          |  |
| 0                     | 1                                                                                                                                                                                                                                                         | 1.1                                          |  |
| 1                     | 0                                                                                                                                                                                                                                                         | 1.2                                          |  |
| 1                     | 1                                                                                                                                                                                                                                                         | 1.3                                          |  |
|                       | Bit 1, drv_sel_vod[1]           0           0           1           0           0           1           0           1           1           1           1           1           1           1           1           1           1           1           1 |                                              |  |

#### Table 13. VOD Settings

#### Setting the Output De-emphasis Setting

Register 0x15, bits 2:0 and bit 6

Fifteen output de-emphasis settings are available in the DS100DF400, ranging from 0 dB to -12 dB. The deemphasis values come from register 0x15, bits 2:0, which make up the bit field dvr\_dem<2:0>, and register 0x15, bit 6, which is the de-emphasis range bit.

The available driver de-emphasis settings and the mapping to these bits are shown in Table 14.

#### Table 14. Driver De-Emphasis Settings

| Register 0x15, Bit 2,<br>dvr_dem[2] | Register 0x15, Bit 1,<br>drv_dem[1] | Register 15, Bit 0,<br>drv_dem[0] | Register 0x15, Bit 6, drv_dem_range | De-emphasis Setting (dB) |
|-------------------------------------|-------------------------------------|-----------------------------------|-------------------------------------|--------------------------|
| 0                                   | 0                                   | 0                                 | Х                                   | 0.0                      |
| 0                                   | 0                                   | 1                                 | 1                                   | -0.9                     |
| 0                                   | 0                                   | 1                                 | 0                                   | -1.5                     |
| 0                                   | 1                                   | 0                                 | 1                                   | -2.0                     |
| 0                                   | 1                                   | 1                                 | 1                                   | -2.8                     |
| 1                                   | 0                                   | 0                                 | 1                                   | -3.3                     |
| 0                                   | 1                                   | 0                                 | 0                                   | -3.5                     |
| 1                                   | 0                                   | 1                                 | 1                                   | -3.9                     |
| 1                                   | 1                                   | 0                                 | 1                                   | -4.5                     |
| 0                                   | 1                                   | 1                                 | 0                                   | -5.0                     |
| 1                                   | 1                                   | 1                                 | 1                                   | -5.6                     |
| 1                                   | 0                                   | 0                                 | 0                                   | -6.0                     |
| 1                                   | 0                                   | 1                                 | 0                                   | -7.5                     |
| 1                                   | 1                                   | 0                                 | 0                                   | -9.0                     |
| 1                                   | 1                                   | 1                                 | 0                                   | -12.0                    |

# RHS0048A

# **MECHANICAL DATA**





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated