我使用ADS1178电路图如下图所示,采用SPI模式,ADC_CLK为25MHz,由CPLD产生SYNC,脉冲宽度为120ns,测试DRDY管脚一直为高电平,这是什么原因呢?
This thread has been locked.
If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.