DLPC4100输出的RST_ACTIVE信号为高电平时,User FPGA无法抓到这个高电平,是什么原因导致的呢(管脚分配正确)?
This thread has been locked.
If you have a related question, please click the "Ask a related question" button in the top right corner. The newly created question will be automatically linked to this question.
DLPC4100输出的RST_ACTIVE信号为高电平时,User FPGA无法抓到这个高电平,是什么原因导致的呢(管脚分配正确)?