主题中讨论的其他器件:AFE7950
工具/软件:
#====== #Executing .. AFE7950/bringup/setup.py #Start Time 2025-03-26 09:50:32.822000 AFE79xxLibraryPG1p0 spi - USB Instrument created. resetDevice Kintex RegProgrammer - USB Instrument created. Kintex RegProgrammer - USB Instrument created. #Done executing .. AFE7950/bringup/setup.py #End Time 2025-03-26 09:50:37.933000 #Execution Time = 5.11100006104 s #================ ERRORS:0, WARNINGS:0 ================# #====== #Executing .. AFE7950/bringup/devInit.py #Start Time 2025-03-26 09:50:43.237000 Power Card - USB Instrument created. Reset the FPGA and try again. Loaded Libraries Refreshed GUI #Done executing .. AFE7950/bringup/devInit.py #End Time 2025-03-26 09:51:30.069000 #Execution Time = 46.8320000172 s #================ ERRORS:0, WARNINGS:1 ================# #====== #Executing .. AFE7950/bringup/TI_IP_12Gbps_8Lane_ConfigLmk.py #Start Time 2025-03-26 09:51:38.173000 The External Sysref Frequency should be an integer factor of: 1.92MHz 2T2R1F Number: 0 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 2T2R1F Number: 1 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 LMK Clock Divider - Device registers reset. LMK Clock Divider - Device registers reset. REFCLOCK is used from LMK source, ensure board connections are ok to do the same #Done executing .. AFE7950/bringup/TI_IP_12Gbps_8Lane_ConfigLmk.py #End Time 2025-03-26 09:51:39.110000 #Execution Time = 0.936999797821 s #================ ERRORS:0, WARNINGS:1 ================# #====== #Executing .. AFE7950/bringup/TI_IP_ConfigAfe.py #Start Time 2025-03-26 09:54:39.673000 The External Sysref Frequency should be an integer factor of: 1.92MHz 2T2R1F Number: 0 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 2T2R1F Number: 1 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 LMK and FPGA Configured. DONOT_OPEN_Atharv_FULL - Device registers reset. chipType: 0xa chipId: 0x78 chipVersion: 0x11 AFE Reset Done Fuse farm load autoload done successful No autload error Fuse farm load autoload done successful No autload error AFE MCU Wake up done and patch loaded. PLL Locked AFE PLL Configured. AFE SerDes Configured. AFE Digital Chains configured. AFE TX Analog configured. AFE RX Analog configured. AFE FB Analog configured. AFE JESD configured. AFE AGC configured. AFE GPIO configured. Sysref Read as expected Setting RBD to: 15 Setting RBD to: 15 ###########Device DAC JESD-RX 0 Link Status########### CS State TX0: 0b00000000 . It is expected to be 0b10101010 BUF State TX0: 0b01010101 . It is expected to be 0b11111111 Couldn't get the link up for device RX: 0; Alarms: 0x0 ################################### ###########Device DAC JESD-RX 1 Link Status########### CS State TX0: 0b00000000 . It is expected to be 0b10101010 BUF State TX0: 0b01010101 . It is expected to be 0b11111111 Couldn't get the link up for device RX: 1; Alarms: 0x0 ################################### AFE Configuration Complete #Done executing .. AFE7950/bringup/TI_IP_ConfigAfe.py #End Time 2025-03-26 09:56:16.572000 #Execution Time = 96.8989999294 s #================ ERRORS:2, WARNINGS:0 ================# #====== #Executing .. AFE7950/bringup/TI_IP_ConfigAfe.py #Start Time 2025-03-26 10:01:54.822000 The External Sysref Frequency should be an integer factor of: 1.92MHz 2T2R1F Number: 0 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 2T2R1F Number: 1 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 LMK and FPGA Configured. DONOT_OPEN_Atharv_FULL - Device registers reset. chipType: 0xa chipId: 0x78 chipVersion: 0x11 AFE Reset Done Fuse farm load autoload done successful No autload error Fuse farm load autoload done successful No autload error AFE MCU Wake up done and patch loaded. PLL Locked AFE PLL Configured. AFE SerDes Configured. AFE Digital Chains configured. AFE TX Analog configured. AFE RX Analog configured. AFE FB Analog configured. AFE JESD configured. AFE AGC configured. AFE GPIO configured. Sysref Read as expected Setting RBD to: 15 Setting RBD to: 15 ###########Device DAC JESD-RX 0 Link Status########### CS State TX0: 0b00000000 . It is expected to be 0b10101010 BUF State TX0: 0b01010101 . It is expected to be 0b11111111 Couldn't get the link up for device RX: 0; Alarms: 0x0 ################################### ###########Device DAC JESD-RX 1 Link Status########### CS State TX0: 0b00000000 . It is expected to be 0b10101010 BUF State TX0: 0b01010101 . It is expected to be 0b11111111 Couldn't get the link up for device RX: 1; Alarms: 0x0 ################################### AFE Configuration Complete #Done executing .. AFE7950/bringup/TI_IP_ConfigAfe.py #End Time 2025-03-26 10:03:31.620000 #Execution Time = 96.7979998589 s #================ ERRORS:2, WARNINGS:0 ================# #====== #Executing .. AFE7950/bringup/TI_IP_12Gbps_8Lane_ConfigLmk.py #Start Time 2025-03-26 10:12:11.344000 The External Sysref Frequency should be an integer factor of: 1.92MHz 2T2R1F Number: 0 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 2T2R1F Number: 1 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 #Done executing .. AFE7950/bringup/TI_IP_12Gbps_8Lane_ConfigLmk.py #End Time 2025-03-26 10:12:11.441000 #Execution Time = 0.0969998836517 s #================ ERRORS:0, WARNINGS:0 ================# #====== #Executing .. AFE7950/bringup/TI_IP_ConfigAfe.py #Start Time 2025-03-26 10:13:19.056000 The External Sysref Frequency should be an integer factor of: 1.92MHz 2T2R1F Number: 0 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 2T2R1F Number: 1 Valid Configuration: True laneRateRx: 12165.12 laneRateFb: 12165.12 laneRateTx: 12165.12 LMK and FPGA Configured. DONOT_OPEN_Atharv_FULL - Device registers reset. chipType: 0xa chipId: 0x78 chipVersion: 0x11 AFE Reset Done Fuse farm load autoload done successful No autload error Fuse farm load autoload done successful No autload error AFE MCU Wake up done and patch loaded. PLL Locked AFE PLL Configured. AFE SerDes Configured. AFE Digital Chains configured. AFE TX Analog configured. AFE RX Analog configured. AFE FB Analog configured. AFE JESD configured. AFE AGC configured. AFE GPIO configured. Sysref Read as expected Setting RBD to: 15 Setting RBD to: 15 ###########Device DAC JESD-RX 0 Link Status########### CS State TX0: 0b00000000 . It is expected to be 0b10101010 BUF State TX0: 0b01010101 . It is expected to be 0b11111111 Couldn't get the link up for device RX: 0; Alarms: 0x0 ################################### ###########Device DAC JESD-RX 1 Link Status########### CS State TX0: 0b00000000 . It is expected to be 0b10101010 BUF State TX0: 0b01010101 . It is expected to be 0b11111111 Couldn't get the link up for device RX: 1; Alarms: 0x0 ################################### AFE Configuration Complete #Done executing .. AFE7950/bringup/TI_IP_ConfigAfe.py #End Time 2025-03-26 10:14:57.897000 #Execution Time = 98.8410000801 s #================ ERRORS:2, WARNINGS:0 ================#

我们尝试将 TRF1208-AFE7950EVM 板与 IW-Rainbox-G35M-11 SoM 和 iWave DevKit 搭配使用、但我们发现错误、您可以看到 Latte 日志。 可以帮帮我们吗?